



# New 8FX 8-bit Microcontrollers

The MB95650L Series is a series of general-purpose, single-chip microcontrollers. In addition to a compact instruction set, the microcontrollers of this series contain a variety of peripheral functions.

#### **Features**

## F<sup>2</sup>MC-8FX CPU core

Instruction set optimized for controllers

- Multiplication and division instructions
- 16-bit arithmetic operations
- Bit test branch instructions
- Bit manipulation instructions, etc.

#### Clock

- Selectable main clock source
  - Main oscillation clock (up to 16.25 MHz, maximum machine clock frequency: 8.125 MHz)
  - □ External clock (up to 32.5 MHz, maximum machine clock frequency: 16.25 MHz)
  - ☐ Main CR clock (4 MHz ±2%)
  - □ Main CR PLL clock
    - The main CR PLL clock frequency becomes 8 MHz  $\pm 2\%$  when the PLL multiplication rate is 2.
    - The main CR PLL clock frequency becomes 10 MHz  $\pm 2\%$  when the PLL multiplication rate is 2.5.
    - The main CR PLL clock frequency becomes 12 MHz  $\pm 2\%$  when the PLL multiplication rate is 3.
    - The main CR PLL clock frequency becomes 16 MHz  $\pm 2\%$  when the PLL multiplication rate is 4.
  - □ Main PLL clock (maximum machine clock frequency: 16 MHz)
- Selectable subclock source
  - □ Suboscillation clock (32.768 kHz)
  - □ External clock (32.768 kHz)
  - □ Sub-CR clock (Typ: 100 kHz, Min: 50 kHz, Max: 150 kHz)

#### Timer

- 8/16-bit composite timer × 2 channels
- Time-base timer × 1 channel
- Watch prescaler × 1 channel

# UART/SIO $\times$ 1 channel (The channel can be used either as a UART/SIO channel or as an I<sup>2</sup>C bus interface channel.)

- The function of this channel can be switched between UART/SIO and I<sup>2</sup>C bus interface.
- Full duplex double buffer
- Capable of clock asynchronous (UART) serial data transfer and clock synchronous (SIO) serial data transfer

# $I^2C$ bus interface $\times$ 2 channels (One of the two channels can be used either as an $I^2C$ bus interface channel or as a UART/SIO channel.)

- Supports Standard-mode and Fast-mode (400 kHz).
- Built-in wake-up function

#### **LIN-UART**

- Full duplex double buffer
- Capable of clock asynchronous serial data transfer and clock synchronous serial data transfer

#### External interrupt × 6 channels

- Interrupt by edge detection (rising edge, falling edge, and both edges can be selected)
- Can be used to wake up the device from different low power consumption (standby) modes

### 8/12-bit A/D converter × 6 channels

8-bit or 12-bit resolution can be selected.

### Low power consumption (standby) modes

There are four standby modes as follows:

- Stop mode
- Sleep mode
- Watch mode
- Time-base timer mode

#### I/O port

- MB95F652E/F653E/F654E/F656E (number of I/O ports: 21)
  - ☐ General-purpose I/O ports (CMOS I/O) : 17☐ General-purpose I/O ports (N-ch open drain) : 4☐
- B contain purpose in a parte (it air apair arairi)
- MB95F652L/F653L/F654L/F656L (number of I/O ports: 20)

  □ General-purpose I/O ports (CMOS I/O) : 17
  - ☐ General-purpose I/O ports (N-ch open drain) : 3

#### On-chip debug

- 1-wire serial control
- Serial writing supported (asynchronous mode)

## Hardware/software watchdog timer

- Built-in hardware watchdog timer
- Built-in software watchdog timer

Cypress Semiconductor Corporation • 198 Champion Court • San Jose, CA 95134-1709 • 408-943-2600 Document Number: 002-04696 Rev. \*A Revised April 12, 2016



## Power-on reset

A power-on reset is generated when the power is switched on.

Low-voltage detection reset circuit and low-voltage detection interrupt circuit (only available on MB95F652E/F653E/F654E/F656E)

Built-in low-voltage detection function

## **Clock supervisor counter**

Built-in clock supervisor counter

## **Dual operation Flash memory**

The program/erase operation and the read operation can be executed in different banks (upper bank/lower bank) simultaneously.

## Flash memory security function

Protects the content of the Flash memory.

# MB95650L Series



## **Contents**

| 4  |
|----|
| 6  |
|    |
| 7  |
| 8  |
| 9  |
| 12 |
| 15 |
| 15 |
| 16 |
| 17 |
| 18 |
| 19 |
| 20 |
| 21 |
| 22 |
| 24 |
| 25 |
|    |

| I/O Ports                                  | 29 |
|--------------------------------------------|----|
| Port 0                                     | 30 |
| Port 1                                     | 36 |
| Port 6                                     | 42 |
| Port F                                     |    |
| Port G                                     |    |
| Interrupt Source Table                     |    |
| Pin States in each Mode                    |    |
| Electrical Characteristics                 |    |
| Absolute Maximum Ratings                   |    |
| Recommended Operating Conditions           |    |
| DC Characteristics                         |    |
| AC Characteristics                         |    |
| A/D Converter                              | 86 |
| Flash Memory Program/Erase Characteristics | 90 |
| Sample Characteristics                     |    |
| Mask Options                               |    |
| Ordering Information                       |    |
| Package Dimension                          |    |
| Major Changes                              |    |
| Document History                           |    |



# 1. Product Line-up

| Part number                      | MB95F652E                                                                                                                                                                                                                                                                                                                                                                       | MB95F653E                      | MB95F654E                     | MB95F656E                                          | MB95F652L                                                     | MB95F653L                       | MB95F654L           | MB95F656L  |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------------|----------------------------------------------------|---------------------------------------------------------------|---------------------------------|---------------------|------------|
| Туре                             |                                                                                                                                                                                                                                                                                                                                                                                 |                                |                               | Flash mem                                          | ory product                                                   |                                 |                     |            |
| Clock supervisor                 | It supervises                                                                                                                                                                                                                                                                                                                                                                   | the main clock                 | oscillation an                | d the subclocl                                     |                                                               |                                 |                     |            |
| Flash memory capacity            | 8 Kbyte                                                                                                                                                                                                                                                                                                                                                                         | 12 Kbyte                       | 20 Kbyte                      | 36 Kbyte                                           | 8 Kbyte                                                       | 12 Kbyte                        | 20 Kbyte            | 36 Kbyte   |
| RAM capacity                     | 256 bytes                                                                                                                                                                                                                                                                                                                                                                       | 512 bytes                      | 1024 bytes                    | 1024 bytes                                         | 256 bytes                                                     | 512 bytes                       | 1024 bytes          | 1024 bytes |
| Power-on reset                   |                                                                                                                                                                                                                                                                                                                                                                                 |                                |                               | Ye                                                 | es                                                            |                                 |                     |            |
| Low-voltage detection reset      |                                                                                                                                                                                                                                                                                                                                                                                 | Ye                             | es                            |                                                    |                                                               | N                               | lo                  |            |
| Reset input                      |                                                                                                                                                                                                                                                                                                                                                                                 | Selected thro                  | ough software                 |                                                    |                                                               | With dedicate                   | ed reset input      |            |
| CPU functions                    | <ul><li>Instruction I</li><li>Instruction I</li><li>Data bit Ien</li><li>Minimum in</li></ul>                                                                                                                                                                                                                                                                                   | ength                          |                               | ,                                                  | bits<br>achine clock fr                                       | requency = 16<br>equency = 16.2 | ,                   |            |
| General-purpose                  | <ul><li>I/O port</li><li>CMOS I/O</li><li>N-ch open of</li></ul>                                                                                                                                                                                                                                                                                                                |                                | : 21<br>: 17<br>: 4           |                                                    | <ul><li>I/O port</li><li>CMOS I/O</li><li>N-ch open</li></ul> |                                 | : 20<br>: 17<br>: 3 |            |
| Time-base timer                  | Interval time:                                                                                                                                                                                                                                                                                                                                                                  | 0.256 ms to 8                  | .3 s (external                | clock frequenc                                     | y = 4 MHz)                                                    |                                 |                     |            |
| Hardware/software watchdog timer |                                                                                                                                                                                                                                                                                                                                                                                 | lation clock at                | 10 MHz: 105<br>used as the s  | ms (Min)<br>source clock of                        | f the software                                                | watchdog time                   | er.                 |            |
| Wild register                    | It can be used                                                                                                                                                                                                                                                                                                                                                                  | to replace 3                   | bytes of data.                |                                                    |                                                               |                                 |                     |            |
| LIN-UART                         | <ul><li>It has a full</li><li>Both clock s</li></ul>                                                                                                                                                                                                                                                                                                                            | duplex double<br>synchronous s | e buffer.<br>serial data tran | can be selecte<br>sfer and clock<br>master or a Ll | asynchronou                                                   |                                 |                     | abled.     |
| 8/12-bit                         | 6 channels                                                                                                                                                                                                                                                                                                                                                                      |                                |                               |                                                    |                                                               |                                 |                     |            |
| A/D converter                    | 8-bit or 12-bit                                                                                                                                                                                                                                                                                                                                                                 | resolution car                 | n be selected.                |                                                    |                                                               |                                 |                     |            |
|                                  | 2 channels                                                                                                                                                                                                                                                                                                                                                                      |                                |                               |                                                    |                                                               |                                 |                     |            |
| 8/16-bit<br>composite timer      | <ul> <li>The timer can be configured as an "8-bit timer × 2 channels" or a "16-bit timer × 1 channel".</li> <li>It has the following functions: interval timer function, PWC function, PWM function and input capture function.</li> <li>Count clock: it can be selected from internal clocks (seven types) and external clocks.</li> <li>It can output square wave.</li> </ul> |                                |                               |                                                    |                                                               |                                 | oture function.     |            |
|                                  | 6 channels                                                                                                                                                                                                                                                                                                                                                                      |                                |                               |                                                    |                                                               |                                 |                     |            |
| External interrupt               |                                                                                                                                                                                                                                                                                                                                                                                 |                                |                               | edge, falling e<br>om different st                 |                                                               |                                 | e selected.)        |            |
| On-chip debug                    | <ul><li>1-wire seria</li><li>It supports</li></ul>                                                                                                                                                                                                                                                                                                                              |                                | asynchronous                  | mode).                                             |                                                               |                                 |                     |            |



| Part number          |                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                            |                |                                                 |                             |                |               |                 |  |  |
|----------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------------------------|-----------------------------|----------------|---------------|-----------------|--|--|
|                      |                                                                                                             | MDOEECESE                                                                                                                                                                                                                                                                                                                                                                                                  | MB95F654E      | MB95F656E                                       | MB95F652L                   | MB95F653L      | MB95F654L     | MB95F656L       |  |  |
| Parameter            | WIB95F052E                                                                                                  | WID95F055E                                                                                                                                                                                                                                                                                                                                                                                                 | WID93F034E     | MD93F030E                                       | WIB95F052L                  | WID93F033L     | WID93F034L    | WIBSSFOSOL      |  |  |
|                      | 1 channel (The channel can be used either as a UART/SIO channel or as an I <sup>2</sup> C bus interface cha |                                                                                                                                                                                                                                                                                                                                                                                                            |                |                                                 |                             |                |               |                 |  |  |
| UART/SIO             | <ul><li>It has a full<br/>error detect</li><li>It uses the I</li><li>LSB-first da</li></ul>                 | Data transfer with UART/SIO is enabled. It has a full duplex double buffer, variable data length (5/6/7/8 bits), an internal baud rate generator and an error detection function. It uses the NRZ type transfer format. LSB-first data transfer and MSB-first data transfer are available to use. Both clock asynchronous (UART) serial data transfer and clock synchronous (SIO) serial data transfer are |                |                                                 |                             |                |               |                 |  |  |
| I <sup>2</sup> C bus | 2 channels (C<br>channel.)                                                                                  | one of the two                                                                                                                                                                                                                                                                                                                                                                                             | channels can   | be used eithe                                   | r as an I <sup>2</sup> C bu | s interface ch | annel or as a | JART/SIO        |  |  |
| interface            |                                                                                                             | llowing function                                                                                                                                                                                                                                                                                                                                                                                           | ons: bus error | on<br>function, arbitr<br>erating and de        |                             |                |               | ction function, |  |  |
| Watch prescaler      | Eight different                                                                                             | t time intervals                                                                                                                                                                                                                                                                                                                                                                                           | s can be selec | ted.                                            |                             |                |               |                 |  |  |
| Flash memory         | commands.  It has a flag                                                                                    | indicating the                                                                                                                                                                                                                                                                                                                                                                                             | e completion o | nbedded Algor  of the operation  content of the | of Embedded                 | d Algorithm.   | rase-suspend/ | erase-resume    |  |  |
|                      | Number o                                                                                                    | of program/era                                                                                                                                                                                                                                                                                                                                                                                             | ase cycles     | 1000                                            | 10000                       | 10000          | 0             |                 |  |  |
|                      | Data rete                                                                                                   | ntion time                                                                                                                                                                                                                                                                                                                                                                                                 |                | 20 year                                         | s 10 year                   | s 5 year       | 'S            |                 |  |  |
| Standby mode         | There are four standby modes as follows:  Stop mode Sleep mode Watch mode Time-base timer mode              |                                                                                                                                                                                                                                                                                                                                                                                                            |                |                                                 |                             |                |               |                 |  |  |
| Package              |                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                            |                | FPT-24<br>FPT-24<br>LCC-32                      | P-M34                       |                |               |                 |  |  |



# 2. Packages and Corresponding Products

| Part number Package |   | MB95F653E | MB95F654E | MB95F656E | MB95F652L | MB95F653L | MB95F654L | MB95F656L |
|---------------------|---|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| FPT-24P-M10         | О | О         | О         | О         | О         | О         | О         | О         |
| FPT-24P-M34         | О | О         | О         | О         | О         | О         | О         | О         |
| LCC-32P-M19         | О | О         | О         | О         | О         | О         | О         | О         |

O: Available



## 3. Differences among Products and Notes on Product Selection

## **Current consumption**

When using the on-chip debug function, take account of the current consumption of Flash memory program/erase.

For details of current consumption, see "18. Electrical Characteristics".

## **Package**

For details of information on each package, see "2. Packages and Corresponding Products" and "22. Package Dimension".

## Operating voltage

The operating voltage varies, depending on whether the on-chip debug function is used or not.

For details of operating voltage, see "18. Electrical Characteristics".

### On-chip debug function

The on-chip debug function requires that  $V_{CC}$ ,  $V_{SS}$  and one serial wire be connected to an evaluation tool. For details of the connection method, refer to "Chapter 20 Example Of Serial Programming Connection" in "New 8FX MB95650L Series Hardware Manual".

Document Number: 002-04696 Rev. \*A Page 7 of 105



4. Pin Assignment







# 5. Pin Functions

| Pin n                                          | 0.                  |                 | I/O                           |                                                                    |             | I/O type |                   |                   |   |
|------------------------------------------------|---------------------|-----------------|-------------------------------|--------------------------------------------------------------------|-------------|----------|-------------------|-------------------|---|
| SOP24* <sup>1</sup> ,<br>TSSOP24* <sup>2</sup> | QFN32* <sup>3</sup> | Pin name        | circuit<br>type* <sup>4</sup> | Function                                                           | Input       | Output   | OD* <sup>5</sup>  | PU*6              |   |
| 4                                              | 32                  | PF0             | В                             | General-purpose I/O port                                           | Lluotoropio | CMOS     |                   |                   |   |
| 1                                              | 32                  | X0              | В                             | Main clock input oscillation pin                                   | Hysteresis  | CMOS     | _                 | _                 |   |
| 2                                              | 31                  | PF1             | В                             | General-purpose I/O port                                           | Llyotoropio | CMOS     |                   |                   |   |
| 2                                              | 31                  | X1              | Ь                             | Main clock I/O oscillation pin                                     | Hysteresis  | CIVIOS   | _                 |                   |   |
| 3                                              | 1                   | V <sub>SS</sub> | _                             | Power supply pin (GND)                                             | _           | _        | _                 | _                 |   |
| 4                                              | 2                   | PG2             | С                             | General-purpose I/O port                                           | Hyetorosis  | CMOS     |                   | 0                 |   |
| 4                                              | 2                   | X1A             | C                             | Subclock I/O oscillation pin                                       | Hysteresis  | CIVIOS   | _                 | О                 |   |
| 5                                              | 3                   | PG1             | С                             | General-purpose I/O port                                           | Llyotoropio | CMOS     |                   | 0                 |   |
| 5                                              | 3                   | X0A             | C                             | Subclock input oscillation pin                                     | Hysteresis  | CIVIOS   | _                 |                   |   |
| 6                                              | 4                   | V <sub>CC</sub> | _                             | Power supply pin                                                   | _           | _        | _                 | _                 |   |
| 7                                              | 5                   | С               | _                             | Decoupling capacitor connection pin                                | _           | _        | _                 | _                 |   |
|                                                |                     | PF2             |                               | General-purpose I/O port                                           |             |          | О                 |                   |   |
| 8                                              | 6                   | RST             | Α                             | Reset pin<br>Dedicated reset pin on<br>MB95F652L/F653L/F654L/F656L | Hysteresis  | CMOS     |                   | _                 |   |
|                                                |                     | P17             |                               | General-purpose I/O port                                           |             |          |                   |                   |   |
| 9                                              | 7                   | SCL1            | J                             | I <sup>2</sup> C bus interface ch. 1 clock I/O pin                 | CMOS        | CMOS     | _/O* <sup>7</sup> | _                 |   |
|                                                |                     | UI0             |                               | UART/SIO ch. 0 data input pin                                      |             |          |                   |                   |   |
|                                                |                     | P16             |                               | General-purpose I/O port                                           |             |          |                   |                   |   |
| 10                                             | 8                   | SDA1            | J                             | I <sup>2</sup> C bus interface ch. 1 data I/O pin                  | CMOS CM     | CMOS     | CMOS              | —/O* <sup>7</sup> | _ |
|                                                |                     | UO0             |                               | UART/SIO ch. 0 data output pin                                     |             |          |                   |                   |   |
|                                                |                     | P62             |                               | General-purpose I/O port<br>High-current pin                       |             |          |                   |                   |   |
| 11                                             | 10                  | TO10            | D                             | 8/16-bit composite timer ch. 1 output pin                          | Hysteresis  | CMOS     | _                 | О                 |   |
|                                                |                     | UCK0            |                               | UART/SIO ch. 0 clock I/O pin                                       |             |          |                   |                   |   |
| 12                                             | 9                   | P63             | D                             | General-purpose I/O port<br>High-current output                    | Hysteresis  | CMOS     |                   | О                 |   |
|                                                |                     | TO11            |                               | 8/16-bit composite timer ch. 1 output pin                          | •           |          |                   |                   |   |
| 40                                             | 40                  | P15             |                               | General-purpose I/O port                                           | 01400       | 01400    | 0                 |                   |   |
| 13                                             | 16                  | SCL0            | I                             | I <sup>2</sup> C bus interface ch. 0 clock I/O pin                 | CMOS        | CMOS     | О                 | _                 |   |
| 1.4                                            | 15                  | P14             | ı                             | General-purpose I/O port                                           | CMOS        | CMOS     | 0                 |                   |   |
| 14                                             | 15                  | SDA0            | I                             | I <sup>2</sup> C bus interface ch. 0 data I/O pin                  | CMOS        | CMOS     | О                 | -                 |   |
|                                                |                     | P64             |                               | General-purpose I/O port                                           |             |          |                   |                   |   |
| 15                                             | 17                  | EC1             | D                             | 8/16-bit composite timer ch. 1 clock input pin                     | Hysteresis  | CMOS     | _                 | О                 |   |



| Pin n                                          | 0.                  |          | I/O                           |                                                |                                         | I/O type                                |                  |                  |   |
|------------------------------------------------|---------------------|----------|-------------------------------|------------------------------------------------|-----------------------------------------|-----------------------------------------|------------------|------------------|---|
| SOP24* <sup>1</sup> ,<br>TSSOP24* <sup>2</sup> | QFN32* <sup>3</sup> | Pin name | circuit<br>type* <sup>4</sup> | Function                                       | Input                                   | Output                                  | OD* <sup>5</sup> | PU* <sup>6</sup> |   |
| 16                                             | 18                  | P00      | Е                             | General-purpose I/O port                       | Hysteresis/                             | CMOS                                    |                  | О                |   |
| 10                                             | 10                  | AN00     |                               | 8/12-bit A/D converter analog input pin        | analog                                  | CIVIOS                                  | _                | U                |   |
| 17                                             | 18                  | P01      | Е                             | General-purpose I/O port                       | Hysteresis/                             | CMOS                                    |                  | О                |   |
| 17                                             | 10                  | AN01     | L                             | 8/12-bit A/D converter analog input pin        | analog                                  | CIVIO                                   |                  |                  |   |
|                                                |                     | P02      |                               | General-purpose I/O port                       |                                         |                                         |                  |                  |   |
| 18                                             | 20                  | INT02    | Е                             | External interrupt input pin                   | Hysteresis/                             | CMOS                                    |                  | О                |   |
| 10                                             | 20                  | AN02     | L                             | 8/12-bit A/D converter analog input pin        | analog                                  | CIVIOS                                  |                  | O                |   |
|                                                |                     | SCK      |                               | LIN-UART clock I/O pin                         |                                         |                                         |                  |                  |   |
|                                                |                     | P03      |                               | General-purpose I/O port                       |                                         |                                         |                  |                  |   |
| 19                                             | 21                  | INT03    | Е                             | External interrupt input pin                   | Hysteresis/                             | CMOS                                    |                  | О                |   |
| 19                                             | AN03                |          | 21                            |                                                | 8/12-bit A/D converter analog input pin | analog                                  | CIVIOS           | _                | U |
|                                                |                     | SOT      |                               | LIN-UART data output pin                       |                                         |                                         |                  |                  |   |
|                                                |                     | P04      |                               | General-purpose I/O port                       |                                         |                                         |                  |                  |   |
|                                                | 22                  | INT04    |                               | External interrupt input pin                   |                                         |                                         |                  |                  |   |
| 20                                             |                     | 22       | 22                            | AN04                                           | F                                       | 8/12-bit A/D converter analog input pin | CMOS/            | CMOS             | _ |
| 20                                             | 22                  | SIN      | '                             | LIN-UART data input pin                        | analog                                  | OMOO                                    |                  |                  |   |
|                                                |                     | EC0      |                               | 8/16-bit composite timer ch. 0 clock input pin |                                         |                                         |                  |                  |   |
|                                                |                     | P05      |                               | General-purpose I/O port<br>High-current pin   |                                         |                                         |                  |                  |   |
| 21                                             | 23                  | INT05    | K                             | External interrupt input pin                   | Hysteresis/<br>analog                   | CMOS                                    | _                | О                |   |
|                                                |                     | AN05     |                               | 8/12-bit A/D converter analog input pin        | analog                                  |                                         |                  |                  |   |
|                                                |                     | TO00     |                               | 8/16-bit composite timer ch. 0 output pin      |                                         |                                         |                  |                  |   |
|                                                |                     | P06      |                               | General-purpose I/O port<br>High-current pin   |                                         |                                         |                  |                  |   |
| 22                                             | 24                  | INT06    | D                             | External interrupt input pin                   | Hysteresis                              | CMOS                                    | _                | О                |   |
|                                                |                     | TO01     | •                             | 8/16-bit composite timer ch. 0 output pin      |                                         |                                         |                  |                  |   |
|                                                | 26                  | P07      |                               | General-purpose I/O port<br>High-current pin   |                                         | 0.1.5.5                                 |                  |                  |   |
| 23                                             |                     | 26       | 26                            | INT07 K                                        | K                                       | External interrupt input pin            | Hysteresis       | CMOS             | _ |
|                                                |                     | TO10     | ,                             | 8/16-bit composite timer ch. 1 output pin      |                                         |                                         |                  |                  |   |



| Pin n                                          | 0.                  |          | I/O                           |                                                |            | I/O type |                  |                  |  |
|------------------------------------------------|---------------------|----------|-------------------------------|------------------------------------------------|------------|----------|------------------|------------------|--|
| SOP24* <sup>1</sup> ,<br>TSSOP24* <sup>2</sup> | QFN32* <sup>3</sup> | Pin name | circuit<br>type* <sup>4</sup> | Function                                       | Input      | Output   | OD* <sup>5</sup> | PU* <sup>6</sup> |  |
|                                                |                     | P12      |                               | General-purpose I/O port                       |            |          |                  |                  |  |
| 24                                             | 24 25               |          | Н                             | DBG input pin                                  | Hysteresis | CMOS     | О                | _                |  |
|                                                | 20                  | EC0      |                               | 8/16-bit composite timer ch. 0 clock input pin | 11,000.000 | 3.000    | Ü                |                  |  |
|                                                | 11                  |          |                               |                                                |            |          |                  |                  |  |
|                                                | 12                  |          |                               |                                                |            |          |                  |                  |  |
|                                                | 13                  |          |                               |                                                |            |          |                  |                  |  |
|                                                | 14                  | NC       |                               | It is an internally connected pin. Always      |            |          |                  |                  |  |
| 27                                             |                     | INC      | _                             | leave it unconnected.                          | _          | _        | _                | _                |  |
|                                                | 28                  | 28       |                               |                                                |            |          |                  |                  |  |
|                                                | 29                  |          |                               |                                                |            |          |                  |                  |  |
|                                                | 30                  |          |                               |                                                |            |          |                  |                  |  |

O: Available

\*1: FPT-24P-M34

\*2: FPT-24P-M10

\*3: LCC-32P-M19

\*4: For the I/O circuit types, see "6. I/O Circuit Type".

\*5: N-ch open drain

\*6: Pull-up

\*7: In I<sup>2</sup>C mode, the pin becomes an N-ch open drain pin.



## 6. I/O Circuit Type





| Type | Circuit                                                                                                             | Remarks                                                                                                    |
|------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| D    | Pull-up control  P-ch  Digital output  N-ch  Standby control  Hysteresis input                                      | <ul><li>CMOS output</li><li>Hysteresis input</li><li>Pull-up control</li><li>High current output</li></ul> |
| E    | Pull-up control  P-ch  Digital output  Digital output  Analog input  A/D control  Standby control  Hysteresis input | CMOS output Hysteresis input Pull-up control Analog input                                                  |
| F    | Pull-up control  P-ch  Digital output  Digital output  A/D control Standby control CMOS input                       | CMOS output CMOS input Pull-up control Analog input                                                        |
| н    | Standby control  Hysteresis input  N-ch                                                                             | <ul><li>N-ch open drain output</li><li>Hysteresis input</li></ul>                                          |
| I    | Digital output  N-ch  Standby control  CMOS input                                                                   | N-ch open drain output CMOS input  Continued                                                               |



| Type | Circuit                                                                                                     | Remarks                                                                                                    |
|------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| J    | I <sup>2</sup> C mode control Digital output  P-ch Digital output  N-ch Standby control CMOS input          | <ul> <li>CMOS output</li> <li>CMOS input</li> <li>N-ch open drain output in I<sup>2</sup>C mode</li> </ul> |
| к    | Pull-up control  Digital output  Digital output  Analog input  A/D control Standby control Hysteresis input | CMOS output Hysteresis input Pull-up control Analog input High current output                              |



## 7. Handling Precautions

Any semiconductor devices have inherently a certain rate of failure. The possibility of failure is greatly affected by the conditions in which they are used (circuit conditions, environmental conditions, etc.). This page describes precautions that must be observed to minimize the chance of failure and to obtain higher reliability from your Cypress semiconductor devices.

## 7.1 Precautions for Product Design

This section describes precautions when designing electronic equipment using semiconductor devices.

#### **Absolute Maximum Ratings**

Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of certain established limits, called absolute maximum ratings. Do not exceed these ratings.

### **Recommended Operating Conditions**

Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical characteristics are warranted when operated within these ranges.

Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their sales representative beforehand.

#### **Processing and Protection of Pins**

These precautions must be followed when handling the pins which connect semiconductor devices to power supply and input/output functions.

- 1. Preventing Over-Voltage and Over-Current Conditions
  - Exposure to voltage or current levels in excess of maximum ratings at any pin is likely to cause deterioration within the device, and in extreme cases leads to permanent damage of the device. Try to prevent such overvoltage or over-current conditions at the design stage.
- 2. Protection of Output Pins
  - Shorting of output pins to supply pins or other output pins, or connection to large capacitance can cause large current flows. Such conditions if present for extended periods of time can damage the device.
  - Therefore, avoid this type of connection.
- 3. Handling of Unused Input Pins
  - Unconnected input pins with very high impedance levels can adversely affect stability of operation. Such pins should be connected through an appropriate resistance to a power supply pin or ground pin.

#### Latch-up

Semiconductor devices are constructed by the formation of P-type and N-type areas on a substrate. When subjected to abnormally high voltages, internal parasitic PNPN junctions (called thyristor structures) may be formed, causing large current levels in excess of several hundred mA to flow continuously at the power supply pin. This condition is called latch-up.

CAUTION: The occurrence of latch-up not only causes loss of reliability in the semiconductor device, but can cause injury or damage from high heat, smoke or flame. To prevent this from happening, do the following:

- 1. Be sure that voltages applied to pins do not exceed the absolute maximum ratings. This should include attention to abnormal noise, surge levels, etc.
- 2. Be sure that abnormal current flows do not occur during the power-on sequence.

#### **Observance of Safety Regulations and Standards**

Most countries in the world have established standards and regulations regarding safety, protection from electromagnetic interference, etc. Customers are requested to observe applicable regulations and standards in the design of products.

#### Fail-Safe Design

Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.



#### Precautions Related to Usage of Devices

Cypress semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.).

CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval.

#### 7.2 Precautions for Package Mounting

Package mounting may be either lead insertion type or surface mount type. In either case, for heat resistance during soldering, you should only mount under Cypress's recommended conditions. For detailed information about mount conditions, contact your sales representative.

#### **Lead Insertion Type**

Mounting of lead insertion type packages onto printed circuit boards may be done by two methods: direct soldering on the board, or mounting by using a socket.

Direct mounting onto boards normally involves processes for inserting leads into through-holes on the board and using the flow soldering (wave soldering) method of applying liquid solder. In this case, the soldering process usually causes leads to be subjected to thermal stress in excess of the absolute ratings for storage temperature. Mounting processes should conform to Cypress recommended mounting conditions.

If socket mounting is used, differences in surface treatment of the socket contacts and IC lead surfaces can lead to contact deterioration after long periods. For this reason it is recommended that the surface treatment of socket contacts and IC leads be verified before mounting.

#### **Surface Mount Type**

Surface mount packaging has longer and thinner leads than lead-insertion packaging, and therefore leads are more easily deformed or bent. The use of packages with higher pin counts and narrower pin pitch results in increased susceptibility to open connections caused by deformed pins, or shorting due to solder bridges.

You must use appropriate mounting techniques. Cypress recommends the solder reflow method, and has established a ranking of mounting conditions for each product. Users are advised to mount packages in accordance with Cypress ranking of recommended conditions.

#### Lead-Free Packaging

CAUTION: When ball grid array (BGA) packages with Sn-Ag-Cu balls are mounted using Sn-Pb eutectic soldering, junction strength may be reduced under some conditions of use.

#### Storage of Semiconductor Devices

Because plastic chip packages are formed from plastic resins, exposure to natural environmental conditions will cause absorption of moisture. During mounting, the application of heat to a package that has absorbed moisture can cause surfaces to peel, reducing moisture resistance and causing packages to crack. To prevent, do the following:

- 1. Avoid exposure to rapid temperature changes, which cause moisture to condense inside the product. Store products in locations where temperature changes are slight.
- Use dry boxes for product storage. Products should be stored below 70% relative humidity, and at temperatures between 5°C and 30°C.
  - When you open Dry Package that recommends humidity 40% to 70% relative humidity.
- 3. When necessary, Cypress packages semiconductor devices in highly moisture-resistant aluminum laminate bags, with a silica gel desiccant. Devices should be sealed in their aluminum laminate bags for storage.
- 4. Avoid storing packages where they are exposed to corrosive gases or high levels of dust.

#### Baking

Packages that have absorbed moisture may be de-moisturized by baking (heat drying). Follow the Cypress recommended conditions for baking.

Condition: 125°C/24 h

Document Number: 002-04696 Rev. \*A Page 16 of 105

Page 17 of 105



### Static Electricity

Because semiconductor devices are particularly susceptible to damage by static electricity, you must take the following precautions:

- 1. Maintain relative humidity in the working environment between 40% and 70%. Use of an apparatus for ion generation may be needed to remove electricity.
- 2. Electrically ground all conveyors, solder vessels, soldering irons and peripheral equipment.
- 3. Eliminate static body electricity by the use of rings or bracelets connected to ground through high resistance (on the level of 1 MΩ). Wearing of conductive clothing and shoes, use of conductive floor mats and other measures to minimize shock loads is recommended.
- 4. Ground all fixtures and instruments, or protect with anti-static measures.
- 5. Avoid the use of styrofoam or other highly static-prone materials for storage of completed board assemblies.

#### 7.3 Precautions for Use Environment

Reliability of semiconductor devices depends on ambient temperature and other conditions as described above.

For reliable performance, do the following:

1. Humidity

Prolonged use in high humidity can lead to leakage in devices as well as printed circuit boards. If high humidity levels are anticipated, consider anti-humidity processing.

2. Discharge of Static Electricity

When high-voltage charges exist close to semiconductor devices, discharges can cause abnormal operation. In such cases, use anti-static measures or processing to prevent discharges.

3. Corrosive Gases, Dust, or Oil

Exposure to corrosive gases or contact with dust or oil may lead to chemical reactions that will adversely affect the device. If you use devices in such conditions, consider ways to prevent such exposure or to protect the devices.

4. Radiation, Including Cosmic Radiation

Most devices are not designed for environments involving exposure to radiation or cosmic radiation. Users should provide shielding as appropriate.

5. Smoke, Flame

CAUTION: Plastic molded devices are flammable, and therefore should not be used near combustible substances. If devices begin to smoke or burn, there is danger of the release of toxic gases.

Customers considering the use of Cypress products in other special environmental conditions should consult with sales representatives.

Document Number: 002-04696 Rev. \*A



## 8. Notes On Device Handling

## Preventing latch-ups

When using the device, ensure that the voltage applied does not exceed the maximum voltage rating.

In a CMOS IC, if a voltage higher than  $V_{CC}$  or a voltage lower than  $V_{SS}$  is applied to an input/output pin that is neither a medium-withstand voltage pin nor a high-withstand voltage pin, or if a voltage out of the rating range of power supply voltage mentioned in "18.1 Absolute Maximum Ratings" of "18. Electrical Characteristics" is applied to the  $V_{CC}$  pin or the  $V_{SS}$  pin, a latch-up may occur.

When a latch-up occurs, power supply current increases significantly, which may cause a component to be thermally destroyed.

## Stabilizing supply voltage

Supply voltage must be stabilized.

A malfunction may occur when power supply voltage fluctuates rapidly even though the fluctuation is within the guaranteed operating range of the  $V_{CC}$  power supply voltage.

As a rule of voltage stabilization, suppress voltage fluctuation so that the fluctuation in  $V_{CC}$  ripple (p-p value) at the commercial frequency (50 Hz/60 Hz) does not exceed 10% of the standard  $V_{CC}$  value, and the transient fluctuation rate does not exceed 0.1 V/ms at a momentary fluctuation such as switching the power supply.

## Notes on using the external clock

When an external clock is used, oscillation stabilization wait time is required for power-on reset, wake-up from subclock mode or stop mode.

Document Number: 002-04696 Rev. \*A



#### 9. Pin Connection

#### Treatment of unused pins

If an unused input pin is left unconnected, a component may be permanently damaged due to malfunctions or latch-ups. Always pull up or pull down an unused input pin through a resistor of at least  $2 \text{ k}\Omega$ . Set an unused input/output pin to the output state and leave it unconnected, or set it to the input state and treat it the same as an unused input pin. If there is an unused output pin, leave it unconnected.

## Power supply pins

To reduce unnecessary electro-magnetic emission, prevent malfunctions of strobe signals due to an increase in the ground level, and conform to the total output current standard, always connect the  $V_{CC}$  pin and the  $V_{SS}$  pin to the power supply and ground outside the device. In addition, connect the current supply source to the  $V_{CC}$  pin and the  $V_{SS}$  pin with low impedance.

It is also advisable to connect a ceramic capacitor of approximately 1.0  $\mu$ F as a bypass capacitor between the  $V_{CC}$  pin and the  $V_{SS}$  pin at a location close to this device.

#### **DBG** pin

Connect the DBG pin to an external pull-up resistor of 2 k $\Omega$  or above.

After power-on, ensure that the DBG pin does not stay at "L" level until the reset output is released.

The DBG pin becomes a communication pin in debug mode. Since the actual pull-up resistance depends on the tool used and the interconnection length, refer to the tool document when selecting a pull-up resistor.

## RST pin

Connect the  $\overline{RST}$  pin to an external pull-up resistor of 2 k $\Omega$  or above.

To prevent the device from unintentionally entering the reset mode due to noise, minimize the interconnection length between a pull-up resistor and the  $\overline{RST}$  pin and that between a pull-up resistor and the  $V_{CC}$  pin when designing the layout of the printed circuit board.

The PF2/RST pin functions as the reset input/output pin after power-on. In addition, the reset output of the PF2/RST pin can be enabled by the RSTOE bit in the SYSC register, and the reset input function and the general purpose I/O function can be selected by the RSTEN bit in the SYSC register.

#### C pin

Use a ceramic capacitor or a capacitor with equivalent frequency characteristics. The decoupling capacitor for the  $V_{CC}$  pin must have a capacitance equal to or larger than the capacitance of  $C_S$ . For the connection to a decoupling capacitor  $C_S$ , see the diagram below. To prevent the device from unintentionally entering a mode to which the device is not set to transit due to noise, minimize the distance between the C pin and  $C_S$  and the distance between  $C_S$  and the  $V_{SS}$  pin when designing the layout of a printed circuit board.



#### Note on serial communication

In serial communication, reception of wrong data may occur due to noise or other causes. Therefore, design a printed circuit board to prevent noise from occurring. Taking account of the reception of wrong data, take measures such as adding a checksum to the end of data in order to detect errors. If an error is detected, retransmit the data.



10. Block Diagram





## 11. CPU Core

## **Memory space**

The memory space of the MB95650L Series is 64 Kbyte in size, and consists of an I/O area, an extended I/O area, a data area, and a program area. The memory space includes areas intended for specific purposes such as general-purpose registers and a vector table. The memory maps of the MB95650L Series are shown below.

## **Memory maps**

|          | MB95F652E/F652L            |          | MB95F653E/F653L         |          | MB95F654E/F654L          |          | MB95F656E/F656L          |
|----------|----------------------------|----------|-------------------------|----------|--------------------------|----------|--------------------------|
| 0x0000   | I/O area                   | 0x0000 [ | I/O area                | 0x0000 r | I/O area                 | 0x0000 F | I/O area                 |
| 0x0080   |                            | 0x0080   |                         | 0x0080   |                          | 0x0080   |                          |
| 0x0090   | Access prohibited          | 0x0090   | Access prohibited       | 0x0090   | Access prohibited        | 0x0090   | Access prohibited        |
| 0x0100   | RAM 256 bytes<br>Registers | 0x0100   | RAM 512 bytes Registers | 0x0100   | RAM 1024 bytes Registers | 0x0100   | RAM 1024 bytes Registers |
| 0x0190   | riogistors                 | 0x0200   | negisters               | 0x0200   | negisters                | 0x0200   | negisters                |
|          |                            | 0x0290 - |                         | -        |                          |          |                          |
|          | Access prohibited          |          | Access prohibited       | 0x0490 - |                          | 0x0490   |                          |
|          |                            |          | 7 lococo promisicos     |          | Access prohibited        |          | Access prohibited        |
| 0x0F80   | Fotos de d.I/O esse        | 0x0F80   | Estandad I/O ana        | 0x0F80   | Estandad I/O ana         | 0x0F80   | Fisher de d I/O ann      |
| 0x1000   | Extended I/O area          | 0x1000   | Extended I/O area       | 0x1000   | Extended I/O area        | 0x1000   | Extended I/O area        |
| 0x2000   | Flash memory 4 Kbyte       | 0x2000   | Flash memory 4 Kbyte    | 0x2000 - | Flash memory 4 Kbyte     | 0x2000   | Flash memory 4 Kbyte     |
|          |                            |          | Access prohibited       |          | Access prohibited        | 0x8000 - | Access prohibited        |
|          | Access prohibited          |          | Access prononed         |          |                          | 0,0000   |                          |
|          |                            |          |                         | 0xC000   |                          |          | Flash memory 32 Kbyte    |
|          |                            |          |                         |          |                          |          |                          |
|          |                            | 0xE000   |                         | -        | Flash memory 16 Kbyte    |          |                          |
|          |                            | 1        |                         |          |                          |          |                          |
| 0xF000 - |                            |          | Flash memory 8 Kbyte    |          |                          |          |                          |



## 12. Memory Space

The memory space of the MB95650L Series is 64 Kbyte in size, and consists of an I/O area, an extended I/O area, a data area, and a program area. The memory space includes areas for specific applications such as general-purpose registers and a vector table.

### I/O area (addresses: 0x0000 to 0x007F)

- This area contains the control registers and data registers for built-in peripheral functions.
- As the I/O area forms part of the memory space, it can be accessed in the same way as the memory. It can also be accessed at high-speed by using direct addressing instructions.

#### Extended I/O area (addresses: 0x0F80 to 0x0FFF)

- This area contains the control registers and data registers for built-in peripheral functions.
- · As the extended I/O area forms part of the memory space, it can be accessed in the same way as the memory.

#### Data area

- Static RAM is incorporated in the data area as the internal data area.
- The internal RAM size varies according to product.
- The RAM area from 0x0090 to 0x00FF can be accessed at high-speed by using direct addressing instructions.
- In MB95F656E/F656L, the area from 0x0090 to 0x047F is an extended direct addressing area. It can be accessed at high-speed by direct addressing instructions with a direct bank pointer set.
- In MB95F654E/F654L, the area from 0x0090 to 0x047F is an extended direct addressing area. It can be accessed at high-speed by direct addressing instructions with a direct bank pointer set.
- In MB95F653E/F653L, the area from 0x0090 to 0x028F is an extended direct addressing area. It can be accessed at high-speed by direct addressing instructions with a direct bank pointer set.
- In MB95F652E/F652L, the area from 0x0090 to 0x018F is an extended direct addressing area. It can be accessed at high-speed by direct addressing instructions with a direct bank pointer set.
- In MB95F653E/F653L/F654E/F656L/F656E/F656L, the area from 0x0100 to 0x01FF can be used as a general-purpose register area.
- In MB95F652E/F652L, the area from 0x0100 to 0x018F can be used as a general-purpose register area.

#### Program area

- The Flash memory is incorporated in the program area as the internal program area.
- · The Flash memory size varies according to product.
- The area from 0xFFC0 to 0xFFFF is used as the vector table.
- The area from 0xFFBB to 0xFFBF is used to store data of the non-volatile register.

Document Number: 002-04696 Rev. \*A









## 13. Areas for Specific Applications

The general-purpose register area and vector table area are used for the specific applications.

## General-purpose register area (Addresses: 0x0100 to 0x01FF\*1)

- This area contains the auxiliary registers used for 8-bit arithmetic operations, transfer, etc.
- As this area forms part of the RAM area, it can also be used as conventional RAM.
- When the area is used as general-purpose registers, general-purpose register addressing enables high-speed access with short instructions.

#### Non-volatile register data area (Addresses: 0xFFBB to 0xFFBF)

• The area from 0xFFBB to 0xFFBF is used to store data of the non-volatile register. For details, refer to "Chapter 23 Non-volatile Register (NVR) Interface" in "New 8FX MB95650L Series Hardware Manual".

#### **Vector table area (Addresses: 0xFFC0 to 0xFFFF)**

- This area is used as the vector table for vector call instructions (CALLV), interrupts, and resets.
- The top of the Flash memory area is allocated to the vector table area. The start address of a service routine is set to an address in the vector table in the form of data.

"16. Interrupt Source Table" lists the vector table addresses corresponding to vector call instructions, interrupts, and resets.

For details, refer to "Chapter 4 Reset", "Chapter 5 Interrupts" and "A.2 Special Instruction Special Instruction CALLV #vct" in "New 8FX MB95650L Series Hardware Manual".

#### Direct bank pointer and access area

| Direct bank pointer (DP[2:0])       | Operand-specified dir | Access area                    |
|-------------------------------------|-----------------------|--------------------------------|
| 0bXXX (It does not affect mapping.) | 0x0000 to 0x007F      | 0x0000 to 0x007F               |
| 0b000 (Initial value)               | 0x0090 to 0x00FF      | 0x0090 to 0x00FF               |
| 0b001                               |                       | 0x0100 to 0x017F               |
| 0b010                               |                       | 0x0180 to 0x01FF* <sup>1</sup> |
| 0b011                               |                       | 0x0200 to 0x027F               |
| 0b100                               | 0x0080 to 0x00FF      | 0x0280 to 0x02FF* <sup>2</sup> |
| 0b101                               |                       | 0x0300 to 0x037F               |
| 0b110                               |                       | 0x0380 to 0x03FF               |
| 0b111                               |                       | 0x0400 to 0x047F               |

<sup>\*1:</sup> Due to the memory size limit, the available access area is up to "0x018F" in MB95F652E/F652L.

Document Number: 002-04696 Rev. \*A

<sup>\*2:</sup> Due to the memory size limit, the available access area is up to "0x028F" in MB95F653E/F653L.



# 14. I/O Map

| Address                | Register abbreviation | Register name                                         |     | Initial value |
|------------------------|-----------------------|-------------------------------------------------------|-----|---------------|
| 0x0000                 | PDR0                  | Port 0 data register                                  | R/W | 0b00000000    |
| 0x0001                 | DDR0                  | Port 0 direction register                             | R/W | 0b00000000    |
| 0x0002                 | PDR1                  | Port 1 data register                                  | R/W | 0b00000000    |
| 0x0003                 | DDR1                  | Port 1 direction register                             | R/W | 0b00000000    |
| 0x0004                 | _                     | (Disabled)                                            | _   | _             |
| 0x0005                 | WATR                  | Oscillation stabilization wait time setting register  | R/W | 0b11111111    |
| 0x0006                 | PLLC                  | PLL control register                                  | R/W | 0b000X0000    |
| 0x0007                 | SYCC                  | System clock control register                         | R/W | 0bXXX11011    |
| 0x0008                 | STBC                  | Standby control register                              | R/W | 0b00000000    |
| 0x0009                 | RSRR                  | Reset source register                                 | R/W | 0b000XXXXX    |
| 0x000A                 | TBTC                  | Time-base timer control register                      | R/W | 0b00000000    |
| 0x000B                 | WPCR                  | Watch prescaler control register                      | R/W | 0b00000000    |
| 0x000C                 | WDTC                  | Watchdog timer control register                       | R/W | 0b00XX0000    |
| 0x000D                 | SYCC2                 | System clock control register 2                       | R/W | 0bXXXX0011    |
| 0x000E<br>to<br>0x0015 | _                     | (Disabled)                                            | _   | _             |
| 0x0016                 | PDR6                  | Port 6 data register                                  | R/W | 0b00000000    |
| 0x0017                 | DDR6                  | Port 6 direction register                             | R/W | 0b00000000    |
| 0x0018<br>to<br>0x0027 | _                     | (Disabled)                                            |     |               |
| 0x0028                 | PDRF                  | Port F data register                                  |     | 0b00000000    |
| 0x0029                 | DDRF                  | Port F direction register                             |     | 0b00000000    |
| 0x002A                 | PDRG                  | Port G data register                                  |     | 0b00000000    |
| 0x002B                 | DDRG                  | Port G direction register                             |     | 0b00000000    |
| 0x002C                 | PUL0                  | Port 0 pull-up register                               | R/W | 0b00000000    |
| 0x002D<br>to<br>0x0032 | _                     | (Disabled)                                            | _   | _             |
| 0x0033                 | PUL6                  | Port 6 pull-up register                               | R/W | 0b00000000    |
| 0x0034                 | _                     | (Disabled)                                            |     | _             |
| 0x0035                 | PULG                  | Port G pull-up register                               |     | 0b00000000    |
| 0x0036                 | T01CR1                | 8/16-bit composite timer 01 status control register 1 |     | 0b00000000    |
| 0x0037                 | T00CR1                | 8/16-bit composite timer 00 status control register 1 |     | 0b00000000    |
| 0x0038                 | T11CR1                | 8/16-bit composite timer 11 status control register 1 |     | 0b00000000    |
| 0x0039                 | T10CR1                | 8/16-bit composite timer 10 status control register 1 |     | 0b00000000    |
| 0x003A<br>to<br>0x0048 |                       | (Disabled)                                            | _   |               |



| Address                | Register abbreviation | Register name                                           |            | Initial value |
|------------------------|-----------------------|---------------------------------------------------------|------------|---------------|
| 0x0049                 | EIC10                 | External interrupt circuit control register ch. 2/ch. 3 | R/W        | 0b00000000    |
| 0x004A                 | EIC20                 | External interrupt circuit control register ch. 4/ch. 5 | R/W        | 0b00000000    |
| 0x004B                 | EIC30                 | External interrupt circuit control register ch. 6/ch. 7 | R/W        | 0b00000000    |
| 0x004C<br>to<br>0x004E | _                     | (Disabled)                                              | _          | _             |
| 0x004F                 | LVDC                  | LVD control register                                    | R/W        | 0b00000100    |
| 0x0050                 | SCR                   | LIN-UART serial control register                        | R/W        | 0b00000000    |
| 0x0051                 | SMR                   | LIN-UART serial mode register                           | R/W        | 0b00000000    |
| 0x0052                 | SSR                   | LIN-UART serial status register                         | R/W        | 0b00001000    |
| 0.0050                 | RDR                   | LIN-UART receive data register                          | 500        | 01.00000000   |
| 0x0053                 | TDR                   | LIN-UART transmit data register                         | R/W        | 0b00000000    |
| 0x0054                 | ESCR                  | LIN-UART extended status control register               | R/W        | 0b00000100    |
| 0x0055                 | ECCR                  | LIN-UART extended communication control register        | R/W        | 0b000000XX    |
| 0x0056                 | SMC10                 | UART/SIO serial mode control register 1 ch. 0           | R/W        | 0b00000000    |
| 0x0057                 | SMC20                 | UART/SIO serial mode control register 2 ch. 0           | R/W        | 0b00100000    |
| 0x0058                 | SSR0                  | UART/SIO serial status and data register ch. 0          | R/W        | 0b00000001    |
| 0x0059                 | TDR0                  | UART/SIO serial output data register ch. 0              | R/W        | 0b00000000    |
| 0x005A                 | RDR0                  | UART/SIO serial input data register ch. 0               | R          | 0b00000000    |
| 0x005B<br>to<br>0x005F | _                     | (Disabled)                                              |            | _             |
| 0x0060                 | IBCR00                | I <sup>2</sup> C bus control register 0 ch. 0           |            | 0b00000000    |
| 0x0061                 | IBCR10                | I <sup>2</sup> C bus control register 1 ch. 0           |            | 0b00000000    |
| 0x0062                 | IBSR0                 | I <sup>2</sup> C bus status register ch. 0              | R/W        | 0b00000000    |
| 0x0063                 | IDDR0                 | I <sup>2</sup> C data register ch. 0                    | R/W        | 0b00000000    |
| 0x0064                 | IAAR0                 | I <sup>2</sup> C address register ch. 0                 | R/W        | 0b00000000    |
| 0x0065                 | ICCR0                 | I <sup>2</sup> C clock control register ch. 0           | R/W        | 0b00000000    |
| 0x0066                 | IBCR01                | I <sup>2</sup> C bus control register 0 ch. 1           | R/W        | 0b00000000    |
| 0x0067                 | IBCR11                | I <sup>2</sup> C bus control register 1 ch. 1           | R/W        | 0b00000000    |
| 0x0068                 | IBSR1                 | I <sup>2</sup> C bus status register ch. 1              | R/W        | 0b00000000    |
| 0x0069                 | IDDR1                 | I <sup>2</sup> C data register ch. 1                    | R/W        | 0b00000000    |
| 0x006A                 | IAAR1                 | I <sup>2</sup> C address register ch. 1                 | R/W        | 0b00000000    |
| 0x006B                 | ICCR1                 | I <sup>2</sup> C clock control register ch. 1           |            | 0b00000000    |
| 0x006C                 | ADC1                  | 8/12-bit A/D converter control register 1               |            | 0b0000000     |
| 0x006D                 | ADC2                  | 8/12-bit A/D converter control register 2               |            | 0b00000000    |
| 0x006E                 | ADDH                  | 8/12-bit A/D converter data register (upper)            | R/W<br>R/W | 0b00000000    |
| 0x006F                 | ADDL                  | 8/12-bit A/D converter data register (lower)            | R/W        | 0b00000000    |
| 0x0070                 | ADC3                  | 8/12-bit A/D converter control register 3               | R/W        | 0b01111100    |



| Address                | Register abbreviation | ster riation Register name                                        |          | Initial value |
|------------------------|-----------------------|-------------------------------------------------------------------|----------|---------------|
| 0x0071                 | FSR2                  | Flash memory status register 2                                    | R/W      | 0b00000000    |
| 0x0072                 | FSR                   | Flash memory status register                                      | R/W      | 0b000X0000    |
| 0x0073                 | SWRE0                 | Flash memory sector write control register 0                      | R/W      | 0b00000000    |
| 0x0074                 | FSR3                  | Flash memory status register 3                                    | R        | 0b000XXXXX    |
| 0x0075                 | FSR4                  | Flash memory status register 4                                    | R/W      | 0b00000000    |
| 0x0076                 | WREN                  | Wild register address compare enable register                     | R/W      | 0b00000000    |
| 0x0077                 | WROR                  | Wild register data test setting register                          | R/W      | 0b00000000    |
| 0x0078                 | _                     | Mirror of register bank pointer (RP) and direct bank pointer (DP) | <u> </u> | _             |
| 0x0079                 | ILR0                  | Interrupt level setting register 0                                | R/W      | 0b11111111    |
| 0x007A                 | ILR1                  | Interrupt level setting register 1                                | R/W      | 0b11111111    |
| 0x007B                 | ILR2                  | Interrupt level setting register 2                                | R/W      | 0b11111111    |
| 0x007C                 | ILR3                  | Interrupt level setting register 3                                | R/W      | 0b11111111    |
| 0x007D                 | ILR4                  | Interrupt level setting register 4                                | R/W      | 0b11111111    |
| 0x007E                 | ILR5                  | Interrupt level setting register 5                                | R/W      | 0b11111111    |
| 0x007F                 | _                     | (Disabled)                                                        | _        | _             |
| 0x0F80                 | WRARH0                | Wild register address setting register (upper) ch. 0              | R/W      | 0b00000000    |
| 0x0F81                 | WRARL0                | Wild register address setting register (lower) ch. 0              | R/W      | 0b00000000    |
| 0x0F82                 | WRDR0                 | Wild register data setting register ch. 0                         |          | 0b00000000    |
| 0x0F83                 | WRARH1                | Wild register address setting register (upper) ch. 1              |          | 0b00000000    |
| 0x0F84                 | WRARL1                | Wild register address setting register (lower) ch. 1              |          | 0b00000000    |
| 0x0F85                 | WRDR1                 | Wild register data setting register ch. 1                         |          | 0b00000000    |
| 0x0F86                 | WRARH2                | Wild register address setting register (upper) ch. 2              |          | 0b00000000    |
| 0x0F87                 | WRARL2                | Wild register address setting register (lower) ch. 2              | R/W      | 0b00000000    |
| 0x0F88                 | WRDR2                 | Wild register data setting register ch. 2                         |          | 0b00000000    |
| 0x0F89<br>to<br>0x0F91 | _                     | (Disabled)                                                        | _        | _             |
| 0x0F92                 | T01CR0                | 8/16-bit composite timer 01 status control register 0             | R/W      | 0b00000000    |
| 0x0F93                 | T00CR0                | 8/16-bit composite timer 00 status control register 0             | R/W      | 0b00000000    |
| 0x0F94                 | T01DR                 | 8/16-bit composite timer 01 data register                         | R/W      | 0b00000000    |
| 0x0F95                 | T00DR                 | 8/16-bit composite timer 00 data register                         |          | 0b00000000    |
| 0x0F96                 | TMCR0                 | 8/16-bit composite timer 00/01 timer mode control register        |          | 0b00000000    |
| 0x0F97                 | T11CR0                | 8/16-bit composite timer 11 status control register 0             |          | 0b00000000    |
| 0x0F98                 | T10CR0                | 8/16-bit composite timer 10 status control register 0             |          | 0b00000000    |
| 0x0F99                 | T11DR                 | 8/16-bit composite timer 11 data register                         |          | 0b00000000    |
| 0x0F9A                 | T10DR                 | 8/16-bit composite timer 10 data register                         | R/W      | 0b00000000    |
| 0x0F9B                 | TMCR1                 | 8/16-bit composite timer 10/11 timer mode control register        | R/W      | 0b00000000    |



| Address                | Register abbreviation | Register name                                                           |     | Initial value |  |
|------------------------|-----------------------|-------------------------------------------------------------------------|-----|---------------|--|
| 0x0F9C<br>to<br>0x0FBB | _                     | (Disabled)                                                              |     | _             |  |
| 0x0FBC                 | BGR1                  | LIN-UART baud rate generator register 1                                 | R/W | 0b0000000     |  |
| 0x0FBD                 | BGR0                  | LIN-UART baud rate generator register 0                                 | R/W | 0b0000000     |  |
| 0x0FBE                 | PSSR0                 | UART/SIO dedicated baud rate generator prescaler select register ch. 0  | R/W | 0b00000000    |  |
| 0x0FBF                 | BRSR0                 | UART/SIO dedicated baud rate generator baud rate setting register ch. 0 | R/W | 0b00000000    |  |
| 0x0FC0<br>to<br>0x0FC2 | _                     | (Disabled)                                                              |     | _             |  |
| 0x0FC3                 | AIDRL                 | A/D input disable register (lower)                                      | R/W | 0b0000000     |  |
| 0x0FC4<br>to<br>0x0FE3 | _                     | (Disabled)                                                              |     | _             |  |
| 0x0FE4                 | CRTH                  | Main CR clock trimming register (upper)                                 |     | 0b000XXXXX    |  |
| 0x0FE5                 | CRTL                  | Main CR clock trimming register (lower)                                 | R/W | 0b000XXXXX    |  |
| 0x0FE6                 | SYSC2                 | System configuration register 2                                         | R/W | 0b00000000    |  |
| 0x0FE7                 | CRTDA                 | Main CR clock temperature dependent adjustment register                 | R/W | 0b000XXXXX    |  |
| 0x0FE8                 | SYSC                  | System configuration register                                           | R/W | 0b00111111    |  |
| 0x0FE9                 | CMCR                  | Clock monitoring control register                                       |     | 0b00000000    |  |
| 0x0FEA                 | CMDR                  | Clock monitoring data register                                          |     | 0b00000000    |  |
| 0x0FEB                 | WDTH                  | Watchdog timer selection ID register (upper)                            |     | 0bXXXXXXXX    |  |
| 0x0FEC                 | WDTL                  | Watchdog timer selection ID register (lower)                            |     | 0bXXXXXXXX    |  |
| 0x0FED<br>to<br>0x0FFF | _                     | (Disabled)                                                              |     | _             |  |

## R/W access symbols

R/W : Readable/Writable

R : Read only

## Initial value symbols

The initial value of this bit is "0".The initial value of this bit is "1".

X : The initial value of this bit is undefined.

Note: Do not write to an address that is "(Disabled)". If a "(Disabled)" address is read, an indeterminate value is returned.



## 15. I/O Ports

## List of port registers

| Register name                      |       | Read/Write | Initial value |  |
|------------------------------------|-------|------------|---------------|--|
| Port 0 data register               | PDR0  | R, RM/W    | 0b0000000     |  |
| Port 0 direction register          | DDR0  | R/W        | 0b0000000     |  |
| Port 1 data register               | PDR1  | R, RM/W    | 0b0000000     |  |
| Port 1 direction register          | DDR1  | R/W        | 0b0000000     |  |
| Port 6 data register               | PDR6  | R, RM/W    | 0b0000000     |  |
| Port 6 direction register          | DDR6  | R/W        | 0b0000000     |  |
| Port F data register               | PDRF  | R, RM/W    | 0b0000000     |  |
| Port F direction register          | DDRF  | R/W        | 0b0000000     |  |
| Port G data register               | PDRG  | R, RM/W    | 0b0000000     |  |
| Port G direction register          | DDRG  | R/W        | 0b0000000     |  |
| Port 0 pull-up register            | PUL0  | R/W        | 0b0000000     |  |
| Port 6 pull-up register            | PUL6  | R/W        | 0b0000000     |  |
| Port G pull-up register            | PULG  | R/W        | 0b0000000     |  |
| A/D input disable register (lower) | AIDRL | R/W        | 0b0000000     |  |

R/W

: Readable/writable (The read value is the same as the write value.)

R, RM/W : Readable/writable (The read value is different from the write value. The write value is read by the read-modify-write

(RMW) type of instruction.)



### 15.1 Port 0

Port 0 is a general-purpose I/O port. This section focuses on its functions as a general-purpose I/O port. For details of peripheral functions, refer to their respective chapters in "New 8FX MB95650L Series Hardware Manual".

#### 15.1.1 Port 0 configuration

Port 0 is made up of the following elements.

- General-purpose I/O pins/peripheral function I/O pins
- Port 0 data register (PDR0)
- Port 0 direction register (DDR0)
- Port 0 pull-up register (PUL0)
- A/D input disable register (lower) (AIDRL)

### 15.1.2 Block diagrams of port 0

### P00/AN00 pin

This pin has the following peripheral function:

• 8/12-bit A/D converter analog input pin (AN00)

#### P01/AN01 pin

This pin has the following peripheral function:

• 8/12-bit A/D converter analog input pin (AN01)

Block diagram of P00/AN00 and P01/AN01





## P02/INT02/AN02/SCK pin

This pin has the following peripheral functions:

- External interrupt input pin (INT02)
- 8/12-bit A/D converter analog input pin (AN02)
- LIN-UART clock I/O pin (SCK)

### P03/INT03/AN03/SOT pin

This pin has the following peripheral functions:

- External interrupt input pin (INT03)
- 8/12-bit A/D converter analog input pin (AN03)
- LIN-UART data output pin (SOT)

#### P05/INT05/AN05/TO00 pin

This pin has the following peripheral functions:

- External interrupt input pin (INT05)
- 8/12-bit A/D converter analog input pin (AN05)
- 8/16-bit composite timer ch. 0 output pin (TO00)

### Block diagram of P02/INT02/AN02/SCK, P03/INT03/AN03/SOT and P05/INT05/AN05/TO00





## P04/INT04/AN04/SIN/EC0 pin

This pin has the following peripheral functions:
• External interrupt input pin (INT04)

- 8/12-bit A/D converter analog input pin (AN04)
- LIN-UART data input pin (SIN)
- 8/16-bit composite timer ch. 0 clock input pin (EC0)

## Block diagram of P04/INT04/AN04/SIN/EC0





## P06/INT06/TO01 pin

This pin has the following peripheral functions:

- External interrupt input pin (INT06)
- 8/16-bit composite timer ch. 0 output pin (TO01)

## P07/INT07/TO10 pin

This pin has the following peripheral functions:

- External interrupt input pin (INT07)
- 8/16-bit composite timer ch. 1 output pin (TO10)

## Block diagram of P06/INT06/TO01 and P07/INT07/TO10





## 15.1.3 Port 0 registers

## Port 0 register functions

| Register abbreviation | Data | Read Read by read-modify-write (RMW) instruction              |                      | Write                              |  |  |  |
|-----------------------|------|---------------------------------------------------------------|----------------------|------------------------------------|--|--|--|
| PDR0                  | 0    | Pin state is "L" level. PDR0 value is "0". As output port, or |                      | As output port, outputs "L" level. |  |  |  |
| PDRU                  | 1    | Pin state is "H" level.                                       | PDR0 value is "1".   | As output port, outputs "H" level. |  |  |  |
| DDR0                  | 0    |                                                               | Port input enabled   |                                    |  |  |  |
| DDRU                  | 1    | Port output enabled                                           |                      |                                    |  |  |  |
| PUL0                  | 0    | Pull-up disabled                                              |                      |                                    |  |  |  |
| POLO                  | 1    | Pull-up enabled                                               |                      |                                    |  |  |  |
| AIDRL                 | 0    |                                                               | Analog input enabled |                                    |  |  |  |
| AIDKL                 | 1    |                                                               | Port input enabled   |                                    |  |  |  |

# Correspondence between registers and pins for port 0

|          | Correspondence between related register bits and pins |           |      |      |      |      |      |      |
|----------|-------------------------------------------------------|-----------|------|------|------|------|------|------|
| Pin name | P07                                                   | P06       | P05  | P04  | P03  | P02  | P01  | P00  |
| PDR0     | bit7                                                  | bit7 bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 |
| DDR0     |                                                       |           |      |      |      |      |      |      |
| PUL0     |                                                       |           | มแอ  | DIL4 | טונס | DILZ | DILI | טונט |
| AIDRL    | -                                                     | -         |      |      |      |      |      |      |



#### 15.1.4 Port 0 operations

#### Operation as an output port

- · A pin becomes an output port if the bit in the DDR0 register corresponding to that pin is set to "1".
- For a pin shared with other peripheral functions, disable the output of such peripheral functions.
- When a pin is used as an output port, it outputs the value of the PDR0 register to external pins.
- If data is written to the PDR0 register, the value is stored in the output latch and is output to the pin set as an output port as it is.
- · Reading the PDR0 register returns the PDR0 register value.

#### Operation as an input port

- · A pin becomes an input port if the bit in the DDR0 register corresponding to that pin is set to "0".
- For a pin shared with other peripheral functions, disable the output of such peripheral functions.
- When using a pin shared with the analog input function as an input port, set the corresponding bit in the A/D input disable register (lower) (AIDRL) to "1".
- If data is written to the PDR0 register, the value is stored in the output latch but is not output to the pin set as an input port.
- Reading the PDR0 register returns the pin value. However, if the read-modify-write (RMW) type of instruction is used to read the PDR0 register, the PDR0 register value is returned.

#### Operation as a peripheral function output pin

- A pin becomes a peripheral function output pin if the peripheral output function is enabled by setting the output enable bit of a peripheral function corresponding to that pin.
- The pin value can be read from the PDR0 register even if the peripheral function output is enabled. Therefore, the output value of a peripheral function can be read by the read operation on the PDR0 register. However, if the read-modify-write (RMW) type of instruction is used to read the PDR0 register, the PDR0 register value is returned.

#### Operation as a peripheral function input pin

- To set a pin as an input port, set the bit in the DDR0 register corresponding to the input pin of a peripheral function to "0".
- When using a pin shared with the analog input function as another peripheral function input pin, configure it as an input port by setting the bit in the AIDRL register corresponding to that pin to "1".
- Reading the PDR0 register returns the pin value, regardless of whether the peripheral function uses that pin as its input pin.
  However, if the read-modify-write (RMW) type of instruction is used to read the PDR0 register, the PDR0 register value is returned.

#### Operation at reset

If the CPU is reset, all bits in the DDR0 register are initialized to "0" and port input is enabled. As for a pin shared with analog input, its port input is disabled because the AIDRL register is initialized to "0".

#### Operation in stop mode and watch mode

- If the pin state setting bit in the standby control register (STBC:SPL) is set to "1" and the device transits to stop mode or watch mode, the pin is compulsorily made to enter the high impedance state regardless of the DDR0 register value. The input of that pin is locked to "L" level and blocked in order to prevent leaks due to input open. However, if the interrupt input is enabled for the external interrupt (INT02 to INT07), the input is enabled and not blocked.
- If the pin state setting bit is "0", the state of the port I/O or that of the peripheral function I/O remains unchanged and the output level is maintained.

#### Operation as an analog input pin

- Set the bit in the DDR0 register bit corresponding to the analog input pin to "0" and the bit corresponding to that pin in the AIDRL register to "0".
- For a pin shared with other peripheral functions, disable the output of such peripheral functions. In addition, set the corresponding bit in the PUL0 register to "0".

#### Operation as an external interrupt input pin

- Set the bit in the DDR0 register corresponding to the external interrupt input pin to "0".
- For a pin shared with other peripheral functions, disable the output of such peripheral functions.
- The pin value is always input to the external interrupt circuit. When using a pin for a function other than the interrupt, disable the external interrupt function corresponding to that pin.

## Operation of the pull-up register

Setting the bit in the PUL0 register to "1" makes the pull-up resistor be internally connected to the pin. When the pin output is "L" level, the pull-up resistor is disconnected regardless of the value of the PUL0 register.



### 15.2 Port 1

Port 1 is a general-purpose I/O port. This section focuses on its functions as a general-purpose I/O port. For details of peripheral functions, refer to their respective chapters in "New 8FX MB95650L Series Hardware Manual".

#### 15.2.1 Port 1 configuration

Port 1 is made up of the following elements.

- · General-purpose I/O pins/peripheral function I/O pins
- Port 1 data register (PDR1)
- Port 1 direction register (DDR1)

#### 15.2.2 (2)Block diagrams of port 1

### P12/DBG/EC0 pin

This pin has the following peripheral functions:

- DBG input pin (DBG)
- 8/16-bit composite timer ch. 0 clock input pin (EC0)

## Block diagram of P12/DBG/EC0





# P14/SDA0 pin

This pin has the following peripheral function:

• I<sup>2</sup>C bus interface ch. 0 data I/O pin (SDA0)

## P15/SCL0 pin

This pin has the following peripheral function:
• I<sup>2</sup>C bus interface ch. 0 clock I/O pin (SCL0)

# Block diagram of P14/SDA0 and P15/SCL0





# P16/SDA1/UO0 pin

- This pin has the following peripheral functions:

   I<sup>2</sup>C bus interface ch. 1 data I/O pin (SDA1)

   UART/SIO ch. 0 data output pin (UO0)

# Block diagram of P16/SDA1/UO0





# P17/SCL1/UI0 pin

This pin has the following peripheral functions:

• I<sup>2</sup>C bus interface ch. 1 clock I/O pin (SCL1)

• UART/SIO ch. 0 data input pin (UI0)

# Block diagram of P17/SCL1/UI0





## 15.2.3 Port 1 registers

# Port 1 register functions

| Register abbreviation | Data | Read                    | Read by read-modify-write (RMW) instruction | Write                               |  |  |  |  |  |  |
|-----------------------|------|-------------------------|---------------------------------------------|-------------------------------------|--|--|--|--|--|--|
| PDR1                  | 0    | Pin state is "L" level. | PDR1 value is "0".                          | As output port, outputs "L" level.  |  |  |  |  |  |  |
| FDRI                  | 1    | Pin state is "H" level. | PDR1 value is "1".                          | As output port, outputs "H" level.* |  |  |  |  |  |  |
| DDR1                  | 0    |                         | Port input enabled                          |                                     |  |  |  |  |  |  |
| DDK1                  | 1    |                         | Port output enabled                         |                                     |  |  |  |  |  |  |

<sup>\*:</sup> If the pin is an N-ch open drain pin, the pin state becomes Hi-Z.

# Correspondence between registers and pins for port 1

|          |      | Correspondence between related register bits and pins |      |      |   |      |   |   |  |  |
|----------|------|-------------------------------------------------------|------|------|---|------|---|---|--|--|
| Pin name | P17  | P16                                                   | P15  | P14  | - | P12  | - | - |  |  |
| PDR1     | bit7 | bit6                                                  | bit5 | bit4 |   | bit2 |   |   |  |  |
| DDR1     | DILI | טונט                                                  | טונט | DIL4 | • | DILZ | - | - |  |  |



#### 15.2.4 Port 1 operations

#### Operation as an output port

- A pin becomes an output port if the bit in the DDR1 register corresponding to that pin is set to "1".
- For a pin shared with other peripheral functions, disable the output of such peripheral functions.
- When a pin is used as an output port, it outputs the value of the PDR1 register to external pins.
- If data is written to the PDR1 register, the value is stored in the output latch and is output to the pin set as an output port as it is.
- Reading the PDR1 register returns the PDR1 register value.

## Operation as an input port

- · A pin becomes an input port if the bit in the DDR1 register corresponding to that pin is set to "0".
- For a pin shared with other peripheral functions, disable the output of such peripheral functions.
- If data is written to the PDR1 register, the value is stored in the output latch but is not output to the pin set as an input port.
- Reading the PDR1 register returns the pin value. However, if the read-modify-write (RMW) type of instruction is used to read the PDR1 register, the PDR1 register value is returned.

### Operation as a peripheral function output pin

- A pin becomes a peripheral function output pin if the peripheral output function is enabled by setting the output enable bit of a peripheral function corresponding to that pin.
- The pin value can be read from the PDR1 register even if the peripheral function output is enabled. Therefore, the output value of a peripheral function can be read by the read operation on the PDR1 register. However, if the read-modify-write (RMW) type of instruction is used to read the PDR1 register, the PDR1 register value is returned.

### Operation as a peripheral function input pin

- To set a pin as an input port, set the bit in the DDR1 register corresponding to the input pin of a peripheral function to "0".
- Reading the PDR1 register returns the pin value, regardless of whether the peripheral function uses that pin as its input pin.
  However, if the read-modify-write (RMW) type of instruction is used to read the PDR1 register, the PDR1 register value is returned.

## Operation at reset

If the CPU is reset, all bits in the DDR1 register are initialized to "0" and port input is enabled.

### Operation in stop mode and watch mode

- If the pin state setting bit in the standby control register (STBC:SPL) is set to "1" and the device transits to stop mode or watch mode, the pin is compulsorily made to enter the high impedance state regardless of the DDR1 register value. The input of that pin is locked to "L" level and blocked in order to prevent leaks due to input open.
- If the pin state setting bit is "0", the state of the port I/O or that of the peripheral function I/O remains unchanged and the output level is maintained.



### 15.3 Port 6

Port 6 is a general-purpose I/O port. This section focuses on its functions as a general-purpose I/O port. For details of peripheral functions, refer to their respective chapters in "New 8FX MB95650L Series Hardware Manual".

#### 15.3.1 Port 6 configuration

Port 6 is made up of the following elements.

- · General-purpose I/O pins/peripheral function I/O pins
- Port 6 data register (PDR6)
- Port 6 direction register (DDR6)
- Port 6 pull-up register (PUL6)

## 15.3.2 Block diagrams of port 6

## P62/TO10/UCK0 pin

This pin has the following peripheral functions:

- 8/16-bit composite timer ch. 1 output pin (TO10)
- UART/SIO ch. 0 clock I/O pin (UCK0)

## P63/TO11 pin

This pin has the following peripheral function:

• 8/16-bit composite timer ch. 1 output pin (TO11)

## Block diagram of P62/TO10/UCK0 and P63/TO11





## P64/EC1 pin

This pin has the following peripheral function:
• 8/16-bit composite timer ch. 1 clock input pin (EC1)

# Block diagram of P64/EC1





## 15.3.3 Port 6 registers

# Port 6 register functions

| Register abbreviation | Data | Read                    | Read by read-modify-write (RMW) instruction | Write                               |  |  |  |  |  |
|-----------------------|------|-------------------------|---------------------------------------------|-------------------------------------|--|--|--|--|--|
| PDR6                  | 0    | Pin state is "L" level. | PDR6 value is "0".                          | As output port, outputs "L" level.  |  |  |  |  |  |
| FDR0                  | 1    | Pin state is "H" level. | PDR6 value is "1".                          | As output port, outputs "H" level.* |  |  |  |  |  |
| DDR6                  | 0    |                         | Port input enabled                          |                                     |  |  |  |  |  |
| DDRO                  | 1    |                         | Port output enabled                         |                                     |  |  |  |  |  |
| PUL6                  | 0    |                         | Pull-up disabled                            |                                     |  |  |  |  |  |
| FOLO                  | 1    |                         | Pull-up enabled                             |                                     |  |  |  |  |  |

<sup>\*:</sup> If the pin is an N-ch open drain pin, the pin state becomes Hi-Z.

# Correspondence between registers and pins for port 6

|          |   | Correspondence between related register bits and pins |   |      |      |      |   |   |  |  |
|----------|---|-------------------------------------------------------|---|------|------|------|---|---|--|--|
| Pin name | - | -                                                     | - | P64  | P63  | P62  | - | - |  |  |
| PDR6     |   |                                                       |   |      |      |      |   |   |  |  |
| DDR6     | - | -                                                     | - | bit4 | bit3 | bit2 | - | - |  |  |
| PUL6     |   |                                                       |   |      |      |      |   |   |  |  |



#### 15.3.4 Port 6 operations

### Operation as an output port

- A pin becomes an output port if the bit in the DDR6 register corresponding to that pin is set to "1".
- For a pin shared with other peripheral functions, disable the output of such peripheral functions.
- When a pin is used as an output port, it outputs the value of the PDR6 register to external pins.
- · If data is written to the PDR6 register, the value is stored in the output latch and is output to the pin set as an output port as it is.
- · Reading the PDR6 register returns the PDR6 register value.

### Operation as an input port

- A pin becomes an input port if the bit in the DDR6 register corresponding to that pin is set to "0".
- For a pin shared with other peripheral functions, disable the output of such peripheral functions.
- If data is written to the PDR6 register, the value is stored in the output latch but is not output to the pin set as an input port.
- Reading the PDR6 register returns the pin value. However, if the read-modify-write (RMW) type of instruction is used to read the PDR6 register, the PDR6 register value is returned.

### Operation as a peripheral function output pin

- A pin becomes a peripheral function output pin if the peripheral output function is enabled by setting the output enable bit of a peripheral function corresponding to that pin.
- The pin value can be read from the PDR6 register even if the peripheral function output is enabled. Therefore, the output value of a peripheral function can be read by the read operation on the PDR6 register. However, if the read-modify-write (RMW) type of instruction is used to read the PDR6 register, the PDR6 register value is returned.

### Operation as a peripheral function input pin

- To set a pin as an input port, set the bit in the DDR6 register corresponding to the input pin of a peripheral function to "0".
- Reading the PDR6 register returns the pin value, regardless of whether the peripheral function uses that pin as its input pin.
  However, if the read-modify-write (RMW) type of instruction is used to read the PDR6 register, the PDR6 register value is returned.

## Operation at reset

If the CPU is reset, all bits in the DDR6 register are initialized to "0" and port input is enabled.

### Operation in stop mode and watch mode

- If the pin state setting bit in the standby control register (STBC:SPL) is set to "1" and the device transits to stop mode or watch mode, the pin is compulsorily made to enter the high impedance state regardless of the DDR6 register value. The input of that pin is locked to "L" level and blocked in order to prevent leaks due to input open.
- If the pin state setting bit is "0", the state of the port I/O or that of the peripheral function I/O remains unchanged and the output level is maintained.

## Operation of the pull-up register

Setting the bit in the PUL6 register to "1" makes the pull-up resistor be internally connected to the pin. When the pin output is "L" level, the pull-up resistor is disconnected regardless of the value of the PUL6 register.



### 15.4 Port F

Port F is a general-purpose I/O port. This section focuses on its functions as a general-purpose I/O port. For details of peripheral functions, refer to their respective chapters in "New 8FX MB95650L Series Hardware Manual".

#### 15.4.1 Port F configuration

Port F is made up of the following elements.

- General-purpose I/O pins/peripheral function I/O pins
- Port F data register (PDRF)
- Port F direction register (DDRF)

### 15.4.2 Block diagrams of port F

### PF0/X0 pin

This pin has the following peripheral function:

Main clock input oscillation pin (X0)

## PF1/X1 pin

This pin has the following peripheral function:

Main clock I/O oscillation pin (X1)

## Block diagram of PF0/X0 and PF1/X1





# PF2/RST pin

This pin has the <u>following</u> peripheral function:
• Reset pin (RST)

# Block diagram of PF2/RST





## 15.4.3 Port F registers

# Port F register functions

| Register abbreviation | Data | Read                    | Read by read-modify-write (RMW) instruction | Write                               |  |  |  |  |  |
|-----------------------|------|-------------------------|---------------------------------------------|-------------------------------------|--|--|--|--|--|
| PDRF                  | 0    | Pin state is "L" level. | PDRF value is "0".                          | As output port, outputs "L" level.  |  |  |  |  |  |
| FDRF                  | 1    | Pin state is "H" level. | PDRF value is "1".                          | As output port, outputs "H" level.* |  |  |  |  |  |
| DDRF                  | 0    |                         | Port input enabled                          |                                     |  |  |  |  |  |
| DDRF                  | 1    |                         | Port output enabled                         |                                     |  |  |  |  |  |

<sup>\*:</sup> If the pin is an N-ch open drain pin, the pin state becomes Hi-Z.

# Correspondence between registers and pins for port F

|          | Correspondence between related register bits and pins |   |   |   |   |      |      |      |  |
|----------|-------------------------------------------------------|---|---|---|---|------|------|------|--|
| Pin name | -                                                     | - | - | - | - | PF2* | PF1  | PF0  |  |
| PDRF     |                                                       |   |   |   |   | bit2 | bit1 | bit0 |  |
| DDRF     | -                                                     | - | - | - | - | DILZ | DILI | טונט |  |

<sup>\*:</sup> PF2/RST is the dedicated reset pin on MB95F652L/F653L/F654L/F656L.



### 15.4.4 Port F operations

### Operation as an output port

- A pin becomes an output port if the bit in the DDRF register corresponding to that pin is set to "1".
- For a pin shared with other peripheral functions, disable the output of such peripheral functions.
- When a pin is used as an output port, it outputs the value of the PDRF register to external pins.
- · If data is written to the PDRF register, the value is stored in the output latch and is output to the pin set as an output port as it is.
- · Reading the PDRF register returns the PDRF register value.

### Operation as an input port

- · A pin becomes an input port if the bit in the DDRF register corresponding to that pin is set to "0".
- For a pin shared with other peripheral functions, disable the output of such peripheral functions.
- If data is written to the PDRF register, the value is stored in the output latch but is not output to the pin set as an input port.
- Reading the PDRF register returns the pin value. However, if the read-modify-write (RMW) type of instruction is used to read the PDRF register, the PDRF register value is returned.

### Operation at reset

If the CPU is reset, all bits in the DDRF register are initialized to "0" and port input is enabled.

#### Operation in stop mode and watch mode

- If the pin state setting bit in the standby control register (STBC:SPL) is set to "1" and the device transits to stop mode or watch mode, the pin is compulsorily made to enter the high impedance state regardless of the DDRF register value. The input of that pin is locked to "L" level and blocked in order to prevent leaks due to input open.
- If the pin state setting bit is "0", the state of the port I/O or that of the peripheral function I/O remains unchanged and the output level is maintained.



### 15.5 Port G

Port G is a general-purpose I/O port. This section focuses on its functions as a general-purpose I/O port. For details of peripheral functions, refer to their respective chapters in "New 8FX MB95650L Series Hardware Manual".

#### 15.5.1 Port G configuration

Port G is made up of the following elements.

- · General-purpose I/O pins/peripheral function I/O pins
- Port G data register (PDRG)
- Port G direction register (DDRG)
- Port G pull-up register (PULG)

#### 15.5.2 Block diagram of port G

### PG1/X0A pin

This pin has the following peripheral function:

Subclock input oscillation pin (X0A)

## PG2/X1A pin

This pin has the following peripheral function:

Subclock I/O oscillation pin (X1A)

## Block diagram of PG1/X0A and PG2/X1A





## 15.5.3 Port G registers

# Port G register functions

| Register abbreviation | Data | Read                    | Read by read-modify-write (RMW) instruction | Write                              |  |  |  |  |  |
|-----------------------|------|-------------------------|---------------------------------------------|------------------------------------|--|--|--|--|--|
| PDRG                  | 0    | Pin state is "L" level. | PDRG value is "0".                          | As output port, outputs "L" level. |  |  |  |  |  |
| PDRG                  | 1    | Pin state is "H" level. | PDRG value is "1".                          | As output port, outputs "H" level. |  |  |  |  |  |
| DDRG                  | 0    |                         | Port input enabled                          |                                    |  |  |  |  |  |
| DDRG                  | 1    |                         | Port output enabled                         |                                    |  |  |  |  |  |
| PULG                  | 0    |                         | Pull-up disabled                            |                                    |  |  |  |  |  |
| FULG                  | 1    | Pull-up enabled         |                                             |                                    |  |  |  |  |  |

# Correspondence between registers and pins for port G

|          |   | Correspondence between related register bits and pins |   |   |   |      |      |   |  |  |
|----------|---|-------------------------------------------------------|---|---|---|------|------|---|--|--|
| Pin name | - | -                                                     | - | - | - | PG2  | PG1  | - |  |  |
| PDRG     |   |                                                       |   |   |   |      |      |   |  |  |
| DDRG     | - | -                                                     | - | - | - | bit2 | bit1 | - |  |  |
| PULG     |   |                                                       |   |   |   |      |      |   |  |  |



### 15.5.4 Port G operations

## Operation as an output port

- A pin becomes an output port if the bit in the DDRG register corresponding to that pin is set to "1".
- For a pin shared with other peripheral functions, disable the output of such peripheral functions.
- When a pin is used as an output port, it outputs the value of the PDRG register to external pins.
- If data is written to the PDRG register, the value is stored in the output latch and is output to the pin set as an output port as it is.
- Reading the PDRG register returns the PDRG register value.

### Operation as an input port

- A pin becomes an input port if the bit in the DDRG register corresponding to that pin is set to "0".
- For a pin shared with other peripheral functions, disable the output of such peripheral functions.
- If data is written to the PDRG register, the value is stored in the output latch but is not output to the pin set as an input port.
- Reading the PDRG register returns the pin value. However, if the read-modify-write (RMW) type of instruction is used to read the PDRG register, the PDRG register value is returned.

### Operation at reset

If the CPU is reset, all bits in the DDRG register are initialized to "0" and port input is enabled.

### Operation in stop mode and watch mode

- If the pin state setting bit in the standby control register (STBC:SPL) is set to "1" and the device transits to stop mode or watch mode, the pin is compulsorily made to enter the high impedance state regardless of the DDRG register value. The input of that pin is locked to "L" level and blocked in order to prevent leaks due to input open.
- If the pin state setting bit is "0", the state of the port I/O or that of the peripheral function I/O remains unchanged and the output level is maintained.

#### Operation of the pull-up register

Setting the bit in the PULG register to "1" makes the pull-up resistor be internally connected to the pin. When the pin output is "L" level, the pull-up resistor is disconnected regardless of the value of the PULG register.



# 16. Interrupt Source Table

| Interrupt source                        | Interrupt request | Vector tab | le address |          | evel setting<br>ister | Priority order of interrupt sources of the same level |
|-----------------------------------------|-------------------|------------|------------|----------|-----------------------|-------------------------------------------------------|
|                                         | number            | Upper      | Lower      | Register | Bit                   | (occurring simultaneously)                            |
| External interrupt ch. 4                | IRQ00             | 0xFFFA     | 0xFFFB     | ILR0     | L00 [1:0]             | High                                                  |
| External interrupt ch. 5                | IRQ01             | 0xFFF8     | 0xFFF9     | ILR0     | L01 [1:0]             | 1 🛕                                                   |
| External interrupt ch. 2                | IDO02             | 0xFFF6     | 0xFFF7     | ILR0     | 1.00 [4:0]            | 1                                                     |
| External interrupt ch. 6                | IRQ02             | UXFFF0     | UXFFF/     | ILKU     | L02 [1:0]             |                                                       |
| External interrupt ch. 3                | IDO03             | 0,45554    | 0xFFF5     | II D0    | 1.02 [4:0]            | 1                                                     |
| External interrupt ch. 7                | IRQ03             | 0xFFF4     | UXFFF5     | ILR0     | L03 [1:0]             |                                                       |
| Low-voltage detection interrupt circuit | IDO04             | 0xFFF2     | ٥٧٢٢٢٥     | II D4    | 1.04 [4.0]            |                                                       |
| UART/SIO ch. 0                          | IRQ04             |            | 0xFFF3     | ILR1     | L04 [1:0]             |                                                       |
| 8/16-bit composite timer ch. 0 (lower)  | IRQ05             | 0xFFF0     | 0xFFF1     | ILR1     | L05 [1:0]             |                                                       |
| 8/16-bit composite timer ch. 0 (upper)  | IRQ06             | 0xFFEE     | 0xFFEF     | ILR1     | L06 [1:0]             |                                                       |
| LIN-UART (reception)                    | IRQ07             | 0xFFEC     | 0xFFED     | ILR1     | L07 [1:0]             |                                                       |
| LIN-UART (transmission)                 | IRQ08             | 0xFFEA     | 0xFFEB     | ILR2     | L08 [1:0]             |                                                       |
| _                                       | IRQ09             | 0xFFE8     | 0xFFE9     | ILR2     | L09 [1:0]             |                                                       |
| I <sup>2</sup> C bus interface ch. 1    | IRQ10             | 0xFFE6     | 0xFFE7     | ILR2     | L10 [1:0]             | 1                                                     |
| _                                       | IRQ11             | 0xFFE4     | 0xFFE5     | ILR2     | L11 [1:0]             | 1                                                     |
| _                                       | IRQ12             | 0xFFE2     | 0xFFE3     | ILR3     | L12 [1:0]             | 1                                                     |
| _                                       | IRQ13             | 0xFFE0     | 0xFFE1     | ILR3     | L13 [1:0]             | 1                                                     |
| 8/16-bit composite timer ch. 1 (upper)  | IRQ14             | 0xFFDE     | 0xFFDF     | ILR3     | L14 [1:0]             | 1                                                     |
| _                                       | IRQ15             | 0xFFDC     | 0xFFDD     | ILR3     | L15 [1:0]             | 1                                                     |
| I <sup>2</sup> C bus interface ch. 0    | IRQ16             | 0xFFDA     | 0xFFDB     | ILR4     | L16 [1:0]             | 1                                                     |
| _                                       | IRQ17             | 0xFFD8     | 0xFFD9     | ILR4     | L17 [1:0]             | 1                                                     |
| 8/12-bit A/D converter                  | IRQ18             | 0xFFD6     | 0xFFD7     | ILR4     | L18 [1:0]             | -                                                     |
| Time-base timer                         | IRQ19             | 0xFFD4     | 0xFFD5     | ILR4     | L19 [1:0]             | 1                                                     |
| Watch prescaler                         | IRQ20             | 0xFFD2     | 0xFFD3     | ILR5     | L20 [1:0]             | 1                                                     |
| _                                       | IRQ21             | 0xFFD0     | 0xFFD1     | ILR5     | L21 [1:0]             | 1                                                     |
| 8/16-bit composite timer ch. 1 (lower)  | IRQ22             | 0xFFCE     | 0xFFCF     | ILR5     | L22 [1:0]             | 1                                                     |
| Flash memory                            | IRQ23             | 0xFFCC     | 0xFFCD     | ILR5     | L23 [1:0]             | Low                                                   |



# 17. Pin States in each Mode

| Di                             | Normal                                           | 01                                                       | Stop                                                                         | mode                                                                     | Watch                                                            | mode                                                                     | 0                                                                                    |
|--------------------------------|--------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| Pin name                       | operation                                        | Sleep mode                                               | SPL=0                                                                        | SPL=1                                                                    | SPL=0                                                            | SPL=1                                                                    | On reset                                                                             |
|                                | Oscillation input                                | Oscillation input                                        | Hi-Z                                                                         | Hi-Z                                                                     | Hi-Z                                                             | Hi-Z                                                                     | _                                                                                    |
| PF0/X0                         | I/O port* <sup>1</sup>                           | I/O port* <sup>1</sup>                                   | - Previous state<br>kept<br>- Input<br>blocked*1, *2                         | - Hi-Z<br>- Input<br>blocked* <sup>1, *2</sup>                           | - Previous state<br>kept<br>- Input<br>blocked*1, *2             | - Hi-Z<br>- Input<br>blocked* <sup>1,</sup> * <sup>2</sup>               | - Hi-Z<br>- Input<br>enabled* <sup>3</sup><br>(However, it<br>does not<br>function.) |
|                                | Oscillation input                                | Oscillation input                                        | Hi-Z                                                                         | Hi-Z                                                                     | Hi-Z                                                             | Hi-Z                                                                     | _                                                                                    |
| PF1/X1                         | (1 I/O port* <sup>1</sup> I/O port* <sup>1</sup> |                                                          | - Previous state<br>kept<br>- Input<br>blocked*1, *2                         | - Hi-Z<br>- Input<br>blocked* <sup>1, *2</sup>                           | - Previous state<br>kept<br>- Input<br>blocked*1, *2             | - Hi-Z<br>- Input<br>blocked* <sup>1,</sup> * <sup>2</sup>               | - Hi-Z<br>- Input<br>enabled* <sup>3</sup><br>(However, it<br>does not<br>function.) |
|                                | Reset input                                      | Reset input                                              | Reset input                                                                  | Reset input                                                              | Reset input                                                      | Reset input                                                              | Reset input*4                                                                        |
| PF2/RST                        | I/O port* <sup>1</sup>                           | I/O port* <sup>1</sup>                                   | - Previous state<br>kept<br>- Input<br>blocked*1, *2                         | - Hi-Z<br>- Input<br>blocked* <sup>1,</sup> * <sup>2</sup>               | - Previous state<br>kept<br>- Input<br>blocked*1, *2             | - Hi-Z<br>- Input<br>blocked* <sup>1,</sup> * <sup>2</sup>               | - Hi-Z<br>- Input<br>enabled* <sup>3</sup><br>(However, it<br>does not<br>function.) |
|                                | Oscillation input                                | Oscillation input                                        | Hi-Z                                                                         | Hi-Z                                                                     | Hi-Z                                                             | Hi-Z                                                                     | _                                                                                    |
| PG1/X0A                        | I/O port* <sup>1</sup> I/O port* <sup>1</sup>    |                                                          | - Previous state<br>kept<br>- Input<br>blocked* <sup>1, *2</sup>             | - Hi-Z<br>- Input<br>blocked* <sup>1,</sup> * <sup>2</sup>               | - Previous state<br>kept<br>- Input<br>blocked* <sup>1, *2</sup> | - Hi-Z<br>- Input<br>blocked* <sup>1,</sup> * <sup>2</sup>               | - Hi-Z<br>- Input<br>enabled* <sup>3</sup><br>(However, it<br>does not<br>function.) |
|                                | Oscillation input                                | Oscillation input                                        | Hi-Z                                                                         | Hi-Z                                                                     | Hi-Z                                                             | Hi-Z                                                                     | _                                                                                    |
| PG2/X1A                        | I/O port* <sup>1</sup>                           | I/O port* <sup>1</sup>                                   | - Previous state<br>kept<br>- Input<br>blocked* <sup>1, *2</sup>             | - Hi-Z<br>- Input<br>blocked* <sup>1,</sup> * <sup>2</sup>               | - Previous state<br>kept<br>- Input<br>blocked* <sup>1, *2</sup> | - Hi-Z<br>- Input<br>blocked* <sup>1,</sup> * <sup>2</sup>               | - Hi-Z<br>- Input<br>enabled* <sup>3</sup><br>(However, it<br>does not<br>function.) |
| P00/AN00                       |                                                  |                                                          |                                                                              |                                                                          |                                                                  |                                                                          |                                                                                      |
| P01/AN01                       |                                                  |                                                          |                                                                              |                                                                          |                                                                  |                                                                          |                                                                                      |
| P04/INT04/<br>AN04/SIN/<br>EC0 | peripheral                                       | I/O port/<br>peripheral<br>function I/O/<br>analog input | - Previous state<br>kept<br>- Input<br>blocked* <sup>2,</sup> * <sup>5</sup> | - Hi-Z* <sup>6</sup><br>- Input<br>blocked* <sup>2,</sup> * <sup>5</sup> | - Previous state<br>kept<br>- Input<br>blocked* <sup>2, *5</sup> | - Hi-Z* <sup>6</sup><br>- Input<br>blocked* <sup>2,</sup> * <sup>5</sup> | - Hi-Z<br>- Input<br>blocked* <sup>2</sup>                                           |
| P05/INT05/<br>AN05/TO00        |                                                  |                                                          |                                                                              |                                                                          |                                                                  |                                                                          |                                                                                      |



| Pin name           | Normal                     | Sloon mode                 | Stop                                                                         | mode                                                    | Watch                                                            | mode                                                       | On reset                         |
|--------------------|----------------------------|----------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------|----------------------------------|
| FIII IIaille       | operation                  | Sleep mode                 | SPL=0                                                                        | SPL=1                                                   | SPL=0                                                            | SPL=1                                                      | On reset                         |
| P06/INT06/<br>TO01 | I/O port/<br>peripheral    | I/O port/<br>peripheral    | - Previous state kept                                                        | - Hi-Z* <sup>6</sup><br>- Input                         | - Previous state kept                                            | - Hi-Z* <sup>6</sup><br>- Input                            | - Hi-Z<br>- Input                |
| P07/INT07/<br>TO10 | l                          | function I/O               | - Input<br>blocked* <sup>2, *5</sup>                                         | blocked* <sup>2, *5</sup>                               | - Input<br>blocked* <sup>2, *5</sup>                             | blocked* <sup>2, *5</sup>                                  | blocked* <sup>2</sup>            |
| P14/SDA0           |                            |                            |                                                                              |                                                         |                                                                  |                                                            | - Hi-Z                           |
| P15/SCL0           | I/O port/                  | I/O port/                  | - Previous state<br>kept<br>- Input<br>blocked* <sup>2,</sup> * <sup>7</sup> | - Hi-Z<br>- Input<br>blocked* <sup>2, *7</sup>          | - Previous state<br>kept<br>- Input<br>blocked* <sup>2, *7</sup> | - Hi-Z<br>- Input<br>blocked* <sup>2,</sup> * <sup>7</sup> | - Input                          |
| P16/SDA1/          |                            | peripheral func-           |                                                                              |                                                         |                                                                  |                                                            | enabled* <sup>3</sup>            |
| UO0                | l                          | tion I/O                   |                                                                              |                                                         |                                                                  |                                                            | (However, it does not            |
| P17/SCL1/<br>UI0   |                            |                            | biocked                                                                      |                                                         | DIOCKEU                                                          |                                                            | function.)                       |
| P12/DBG/<br>EC0    |                            |                            | Danieus state                                                                |                                                         | Descione state                                                   |                                                            | - Hi-Z                           |
| F 02/10/10/        | I/O port/                  | I/O port/                  | <ul> <li>Previous state<br/>kept</li> </ul>                                  | - Hi-Z                                                  | <ul> <li>Previous state<br/>kept</li> </ul>                      | - Hi-Z                                                     | - Input<br>enabled* <sup>3</sup> |
| IUCKU              | peripheral<br>function I/O | peripheral<br>function I/O | - Input                                                                      | <ul> <li>Input</li> <li>blocked*<sup>2</sup></li> </ul> | - Input<br>blocked* <sup>2</sup>                                 | - Input<br>blocked* <sup>2</sup>                           | (However, it                     |
| P63/TO11           |                            |                            | blocked*2                                                                    | DIOCREG                                                 |                                                                  |                                                            | does not                         |
| P64/EC1            |                            |                            |                                                                              |                                                         |                                                                  |                                                            | function.)                       |

SPL: Pin state setting bit in the standby control register (STBC:SPL)

Hi-Z: High impedance

- \*1: The pin stays at the state shown when configured as a general-purpose I/O port.
- \*2: "Input blocked" means direct input gate operation from the pin is disabled.
- \*3: "Input enabled" means that the input function is enabled. While the input function is enabled, perform a pull-up or pull-down operation in order to prevent leaks due to external input. If a pin is used as an output port, its pin state is the same as that of other ports.
- \*4: The PF2/RST pin stays at the state shown when configured as a reset pin.
- \*5: Though input is blocked, an external interrupt can be input when the external interrupt request is enabled.
- \*6: The pull-up control setting is still effective.
- \*7: The I<sup>2</sup>C bus interface can wake up the MCU in stop mode or watch mode when its MCU standby mode wakeup function is enabled. For details of the MCU standby mode wakeup function, refer to "Chapter 19 I<sup>2</sup>c Bus Interface" in "New 8FX MB95650L Series Hardware Manual".

Document Number: 002-04696 Rev. \*A



## 18. Electrical Characteristics

# 18.1 Absolute Maximum Ratings

| Downwater                              | Cumahaal                    | Rat                   | ting                | 11:5:4 | Domonico                                                                                                |
|----------------------------------------|-----------------------------|-----------------------|---------------------|--------|---------------------------------------------------------------------------------------------------------|
| Parameter                              | Symbol                      | Min                   | Max                 | Unit   | Remarks                                                                                                 |
| Power supply voltage*1                 | V <sub>CC</sub>             | V <sub>SS</sub> - 0.3 | V <sub>SS</sub> + 6 | V      |                                                                                                         |
| Input voltage*1                        | V <sub>I</sub>              | V <sub>SS</sub> - 0.3 | V <sub>SS</sub> + 6 | V      | *2                                                                                                      |
| Output voltage*1                       | V <sub>O</sub>              | V <sub>SS</sub> - 0.3 | V <sub>SS</sub> + 6 | V      | *2                                                                                                      |
| Maximum clamp current                  | I <sub>CLAMP</sub>          | -2                    | +2                  | mA     | Applicable to specific pins*3                                                                           |
| Total maximum clamp current            | $\Sigma  I_{\text{CLAMP}} $ | 1                     | 20                  | mA     | Applicable to specific pins*3                                                                           |
| "L" level maximum output current       | I <sub>OL</sub>             | _                     | 15                  | mA     |                                                                                                         |
| "L" level average current              | I <sub>OLAV1</sub>          |                       | 4                   | mA.    | Other than P05 to P07, P62 and P63 Average output current = operating current × operating ratio (1 pin) |
| L level average current                | I <sub>OLAV2</sub>          | _                     | 12                  | IIIA   | P05 to P07, P62 and P63 Average output current = operating current × operating ratio (1 pin)            |
| "L" level total maximum output current | $\Sigma$ I <sub>OL</sub>    | 1                     | 100                 | mA     |                                                                                                         |
| "L" level total average output current | $\Sigma I_{OLAV}$           | _                     | 37                  | mA     | Total average output current = operating current × operating ratio (Total number of pins)               |
| "H" level maximum output current       | I <sub>OH</sub>             | _                     | -15                 | mA     |                                                                                                         |
| "H" level average current              | I <sub>OHAV1</sub>          | I <sub>OHAV1</sub>    |                     | mA     | Other than P05 to P07, P62 and P63 Average output current = operating current × operating ratio (1 pin) |
| The ever average current               | I <sub>OHAV2</sub>          |                       | -8                  | III/A  | P05 to P07, P62 and P63 Average output current = operating current × operating ratio (1 pin)            |
| "H" level total maximum output current | $\Sigma$ I <sub>OH</sub>    | _                     | -100                | mA     |                                                                                                         |
| "H" level total average output current | $\Sigma$ I $_{OHAV}$        | _                     | -47                 | mA     | Total average output current = operating current × operating ratio (Total number of pins)               |
| Power consumption                      | $P_{d}$                     |                       | 320                 | mW     |                                                                                                         |
| Operating temperature                  | $T_A$                       | -40                   | +85                 | °C     |                                                                                                         |
| Storage temperature                    | $T_{\rm stg}$               | <b>-55</b>            | +150                | °C     |                                                                                                         |

<sup>\*1:</sup> These parameters are based on the condition that  $V_{SS}$  is 0.0 V.

(Continued)

Document Number: 002-04696 Rev. \*A Page 56 of 105

<sup>\*2:</sup>  $V_1$  and  $V_0$  must not exceed  $V_{CC}$  + 0.3 V.  $V_1$  must not exceed the rated voltage. However, if the maximum current to/from an input is limited by means of an external component, the  $I_{CLAMP}$  rating is used instead of the  $V_1$  rating.



### (Continued)

- \*3: Specific pins: P00 to P07, P14, P15, P62 to P64, PF0, PF1, PG1, PG2
  - Use under recommended operating conditions.
  - · Use with DC voltage (current).
  - The HV (High Voltage) signal is an input signal exceeding the V<sub>CC</sub> voltage. Always connect a limiting resistor between the HV (High Voltage) signal and the microcontroller before applying the HV (High Voltage) signal.
  - The value of the limiting resistor should be set to a value at which the current to be input to the microcontroller pin when the HV (High Voltage) signal is input is below the standard value, irrespective of whether the current is transient current or stationary current.
  - When the microcontroller drive current is low, such as in low power consumption modes, the HV (High Voltage) input potential may pass through the protective diode to increase the potential of the V<sub>CC</sub> pin, affecting other devices.
  - If the HV (High Voltage) signal is input when the microcontroller power supply is off (not fixed at 0 V), since power is supplied from the pins, incomplete operations may be executed.
  - If the HV (High Voltage) input is input after power-on, since power is supplied from the pins, the voltage of power supply may not be sufficient to enable a power-on reset.
  - Do not leave the HV (High Voltage) input pin unconnected.
  - · Example of a recommended circuit:



WARNING:

Semiconductor devices may be permanently damaged by application of stress (including, without limitation, voltage, current or temperature) in excess of absolute maximum ratings.

Do not exceed any of these ratings.



### 18.2 Recommended Operating Conditions

 $(V_{SS} = 0.0 V)$ 

| Parameter             | Symbol          | Va                | lue | Unit  | Remarks                                        |  |
|-----------------------|-----------------|-------------------|-----|-------|------------------------------------------------|--|
|                       |                 | Min               | Max | Oilit | NGIII NO                                       |  |
| Power supply voltage  | V <sub>CC</sub> | 1.8* <sup>1</sup> | 5.5 | V     | In normal operation                            |  |
| Decoupling capacitor  | C <sub>S</sub>  | 0.2               | 10  | μF    | A capacitor of about 1.0 μF is recommended. *2 |  |
| Operating temperature | т               | -40               | +85 | °C    | Other than on-chip debug mode                  |  |
| Operating temperature | T <sub>A</sub>  | +5                | +35 |       | On-chip debug mode                             |  |

<sup>\*1:</sup> The minimum power supply voltage becomes 2.18 V when a product with the low-voltage detection reset is used or when the on-chip debug mode is used.

<sup>\*2:</sup> Use a ceramic capacitor or a capacitor with equivalent frequency characteristics. For the connection to a decoupling capacitor C<sub>S</sub>, see the diagram below. To prevent the device from unintentionally entering an unknown mode due to noise, minimize the distance between the C pin and C<sub>S</sub> and the distance between C<sub>S</sub> and the V<sub>SS</sub> pin when designing the layout of a printed circuit board.



\*: Connect the DBG pin to an external pull-up resistor of  $2 \text{ k}\Omega$  or above. After power-on, ensure that the DBG pin does not stay at "L" level until the reset output is released. The DBG pin becomes a communication pin in debug mode. Since the actual pull-up resistance depends on the tool used and the interconnection length, refer to the tool document when selecting a pull-up resistor.

#### WARNING:

The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated under these conditions.

Any use of semiconductor devices will be under their recommended operating condition.

Operation under any conditions other than these conditions may adversely affect reliability of device and could result in device failure.

No warranty is made with respect to any use, operating conditions or combinations not represented on this data sheet. If you are considering application under any conditions other than listed herein, please contact sales representatives beforehand.



# 18.3 DC Characteristics

(V<sub>CC</sub> = 3.0 V±10%, V<sub>SS</sub> = 0.0 V, T<sub>A</sub> = -40 °C to +85 °C)

|                                                        |                   |                                                                            | Pin name Condition                       |                       | Value |                       |      | _                                              |  |
|--------------------------------------------------------|-------------------|----------------------------------------------------------------------------|------------------------------------------|-----------------------|-------|-----------------------|------|------------------------------------------------|--|
| Parameter                                              | Symbol            | Pin name                                                                   | Condition                                | Min                   | Тур   | Max                   | Unit | Remarks                                        |  |
|                                                        | V <sub>IHI1</sub> | P04, P16, P17                                                              | *1                                       | 0.7 V <sub>CC</sub>   | _     | V <sub>CC</sub> + 0.3 | V    | CMOS input level                               |  |
|                                                        | V <sub>IHI2</sub> | P14, P15                                                                   | *1                                       | 0.7 V <sub>CC</sub>   | _     | V <sub>CC</sub> + 5.5 | V    | CMOS input level                               |  |
| "H" level input<br>voltage                             | V <sub>IHS</sub>  | P00 to P03,<br>P05 to P07,<br>P12,<br>P62 to P64,<br>PF0, PF1,<br>PG1, PG2 | *1                                       | 0.8 V <sub>CC</sub>   | _     | V <sub>CC</sub> + 0.3 | V    | Hysteresis input                               |  |
|                                                        | $V_{IHM}$         | PF2                                                                        | _                                        | 0.8 V <sub>CC</sub>   |       | $V_{CC} + 0.3$        | V    | Hysteresis input                               |  |
|                                                        | V <sub>ILI</sub>  | P04, P14 to P17                                                            | *1                                       | $V_{SS}-0.3$          | _     | 0.3 V <sub>CC</sub>   | V    | CMOS input level                               |  |
| "L" level input<br>voltage                             | V <sub>ILS</sub>  | P00 to P03,<br>P05 to P07,<br>P12,<br>P62 to P64,<br>PF0, PF1,<br>PG1, PG2 | *1                                       | V <sub>SS</sub> - 0.3 | _     | 0.2 V <sub>CC</sub>   | V    | Hysteresis input                               |  |
|                                                        | V <sub>ILM</sub>  | PF2                                                                        | _                                        | V <sub>SS</sub> - 0.3 | _     | 0.2 V <sub>CC</sub>   | V    | Hysteresis input                               |  |
| Open-drain                                             | V <sub>D1</sub>   | P12, PF2                                                                   | _                                        | V <sub>SS</sub> - 0.3 |       | V <sub>SS</sub> + 5.5 | V    |                                                |  |
| output                                                 | V <sub>D2</sub>   | P14, P15                                                                   | _                                        | V <sub>SS</sub> - 0.3 | _     | V <sub>SS</sub> + 5.5 | V    |                                                |  |
| application voltage $V_{D2}$                           | V <sub>D3</sub>   | P16, P17                                                                   | _                                        | V <sub>SS</sub> - 0.3 | _     | V <sub>SS</sub> + 5.5 | V    | In I <sup>2</sup> C mode                       |  |
| "H" level output                                       | V <sub>OH1</sub>  | Output pins other than P05 to P07, P12, P62, P63                           | $I_{OH} = -4 \text{ mA}^{*2}$            | V <sub>CC</sub> - 0.5 | _     | _                     | ٧    |                                                |  |
| voltage                                                | V <sub>OH2</sub>  | P05 to P07, P62,<br>P63                                                    | $I_{OH} = -8 \text{ mA}^{*3}$            | V <sub>CC</sub> - 0.5 | _     | _                     | ٧    |                                                |  |
| "L" level output                                       | V <sub>OL1</sub>  | Output pins other<br>than P05 to P07,<br>P62, P63                          | I <sub>OL</sub> = 4 mA* <sup>4</sup>     | _                     | _     | 0.4                   | ٧    |                                                |  |
| Voltage                                                | V <sub>OL2</sub>  | P05 to P07, P62,<br>P63                                                    | I <sub>OL</sub> = 12 mA* <sup>5</sup>    | _                     | _     | 0.4                   | V    |                                                |  |
| Input leak<br>current (Hi-Z<br>output leak<br>current) | I <sub>LI</sub>   | All input pins                                                             | 0.0 V < V <sub>I</sub> < V <sub>CC</sub> | -5                    | _     | +5                    | μΑ   | When the internal pull-up resistor is disabled |  |
| Internal pull-up resistor                              | R <sub>PULL</sub> | P00 to P07,<br>P62 to P64,<br>PG1, PG2                                     | V <sub>I</sub> = 0 V                     | 75                    | 100   | 150                   | kΩ   | When the internal pull-up resistor is enabled  |  |
| Input capacitance                                      | C <sub>IN</sub>   | Other than V <sub>CC</sub> and V <sub>SS</sub>                             | f = 1 MHz                                | _                     | 5     | 15                    | pF   |                                                |  |

(Continued)



(V<sub>CC</sub> = 3.0 V±10%, V<sub>SS</sub> = 0.0 V, T<sub>A</sub> = -40 °C to +85 °C)

|                        |                     |                                                  |                                                                                                                     | (*66 | Value | 1070, 133         |      |                                                    |
|------------------------|---------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|-------|-------------------|------|----------------------------------------------------|
| Parameter              | Symbol              | Pin name                                         | Condition                                                                                                           | Min  | Typ*1 | Max* <sup>6</sup> | Unit | Remarks                                            |
|                        |                     |                                                  | F <sub>CH</sub> = 32 MHz                                                                                            | _    | 4.2   | 6.8               | mA   | Except during Flash memory programming and erasing |
|                        | I <sub>CC</sub>     |                                                  | F <sub>MP</sub> = 16 MHz<br>Main clock mode<br>(divided by 2)                                                       | _    | 9.3   | 14.7              | mA   | During Flash memory programming and erasing        |
|                        |                     |                                                  |                                                                                                                     | _    | 6     | 10                | mA   | At A/D conversion                                  |
|                        | Iccs                | V <sub>CC</sub><br>(External clock<br>operation) | $F_{CH}$ = 32 MHz<br>$F_{MP}$ = 16 MHz<br>Main sleep mode<br>(divided by 2)                                         | _    | 1.7   | 3                 | mA   |                                                    |
|                        | I <sub>CCL</sub>    |                                                  | $F_{CL}$ = 32 kHz<br>$F_{MPL}$ = 16 kHz<br>Subclock mode<br>(divided by 2)<br>$T_A$ = +25 °C                        | _    | 35    | 60                | μΑ   |                                                    |
| Power supply current*7 | I <sub>CCLS</sub>   |                                                  | F <sub>CL</sub> = 32 kHz<br>F <sub>MPL</sub> = 16 kHz<br>Subsleep mode<br>(divided by 2)<br>T <sub>A</sub> = +25 °C | _    | 2     | 7                 | μΑ   |                                                    |
|                        | Ісст                |                                                  | $F_{CL}$ = 32 kHz<br>Watch mode<br>Main stop mode<br>$T_A$ = +25 °C                                                 | _    | 1     | 6                 | μA   |                                                    |
|                        | ICCMCRPLL           |                                                  | F <sub>MCRPLL</sub> = 16 MHz<br>F <sub>MP</sub> = 16 MHz<br>Main CR PLL clock<br>mode<br>(multiplied by 4)          | _    | 4.3   | 7.7               | mA   |                                                    |
|                        | I <sub>CCMPLL</sub> | V <sub>cc</sub>                                  | F <sub>MPLL</sub> = 16 MHz<br>F <sub>MP</sub> = 16 MHz<br>Main PLL clock mode<br>(multiplied by 4)                  | _    | 4.1   | 7                 | mA   |                                                    |
|                        | I <sub>CCMCR</sub>  |                                                  | F <sub>CRH</sub> = 4 MHz<br>F <sub>MP</sub> = 4 MHz<br>Main CR clock mode                                           | _    | 1.5   | 3                 | mA   |                                                    |
|                        | I <sub>CCSCR</sub>  |                                                  | Sub-CR clock mode<br>(divided by 2)<br>T <sub>A</sub> = +25 °C                                                      | _    | 50    | 100               | μΑ   |                                                    |

(Continued)



(V<sub>CC</sub> = 3.0 V±10%, V<sub>SS</sub> = 0.0 V,  $T_A$  = -40 °C to +85 °C)

|                       |                    |                                    | 2                                                                                                                         | (100 | Value |                   |      |         |
|-----------------------|--------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|-------|-------------------|------|---------|
| Parameter             | Symbol             | Pin name                           | Condition                                                                                                                 | Min  | Typ*1 | Max* <sup>6</sup> | Unit | Remarks |
|                       | I <sub>CCTS</sub>  | V <sub>CC</sub><br>(External clock | F <sub>CH</sub> = 32 MHz<br>Time-base timer mode<br>T <sub>A</sub> = +25 °C                                               | _    | 450   | 500               | μΑ   |         |
|                       | Іссн               | operation)                         | Substop mode<br>T <sub>A</sub> = +25 °C                                                                                   | _    | 0.7   | 5                 | μΑ   |         |
|                       | I <sub>PLVD</sub>  |                                    | Current consumption of<br>the low-voltage<br>detection reset circuit in<br>operation                                      | _    | 6     | 26                | μΑ   |         |
| Power supply          | I <sub>ILVD</sub>  |                                    | Current consumption of<br>the low-voltage<br>detection interrupt<br>circuit operating in<br>normal mode                   | _    | 6     | 14                | μΑ   |         |
| current* <sup>7</sup> | I <sub>ILVDL</sub> | V <sub>CC</sub>                    | Current consumption of<br>the low-voltage<br>detection interrupt<br>circuit operating in low<br>power consumption<br>mode | _    | 3     | 10                | μΑ   |         |
|                       | I <sub>CRH</sub>   |                                    | Current consumption of the main CR oscillator                                                                             | _    | 270   | 320               | μΑ   |         |
|                       | I <sub>CRL</sub>   |                                    | Current consumption of<br>the sub-CR oscillator<br>oscillating at 100 kHz                                                 | _    | 5     | 20                | μΑ   |         |
|                       | I <sub>sosc</sub>  |                                    | Current consumption of the suboscillator                                                                                  | _    | 0.8   | 7                 | μΑ   |         |

<sup>\*1:</sup>  $V_{CC}$  = 3.0 V,  $T_A$  = +25 °C

- See "18.4. AC Characteristics 18.4.1. Clock Timing" for F<sub>CH</sub>, F<sub>CL</sub>, F<sub>CRH</sub>, F<sub>MCRPLL</sub> and F<sub>MPLL</sub>.
- See "18.4. AC Characteristics 18.4.2. Source Clock/Machine Clock" for F<sub>MP</sub> and F<sub>MPI</sub>.
- The power supply current in subclock mode is determined by the external clock. In subclock mode, current consumption in using
  the crystal oscillator is higher than that in using the external clock. When the crystal oscillator is used, the power supply current
  is the sum of adding I<sub>SOSC</sub> (current consumption of the suboscillator) to the power supply current in using the external clock.
  For details of controlling the subclock, refer to "Chapter 3 Clock Controller" And "chapter 24 System Configuration Register" in
  "New 8FX MB95650L Series Hardware Manual".

<sup>\*2:</sup> When  $V_{CC}$  is smaller than 4.5 V, the condition becomes  $I_{OH} = -2$  mA.

<sup>\*3:</sup> When  $V_{CC}$  is smaller than 4.5 V, the condition becomes  $I_{OH} = -4$  mA.

<sup>\*4:</sup> When  $V_{CC}$  is smaller than 4.5 V, the condition becomes  $I_{OL}$  = 2 mA.

<sup>\*5:</sup> When  $V_{CC}$  is smaller than 4.5 V, the condition becomes  $I_{OH}$  = 6 mA.

<sup>\*6:</sup>  $V_{CC}$  = 3.3 V,  $T_A$  = +85 °C (unless otherwise specified)

<sup>\*7: •</sup> The power supply current is determined by the external clock. When the low-voltage detection reset circuit is selected, the power supply current is the sum of adding the current consumption of the low-voltage detection reset circuit (I<sub>PLVD</sub>) to one of the values from I<sub>CC</sub> to I<sub>CCH</sub>. In addition, when the low-voltage detection reset circuit and a CR oscillator are selected, the power supply current is the sum of adding up the current consumption of the low-voltage detection reset circuit (I<sub>PLVD</sub>), the current consumption of the CR oscillator (I<sub>CRH</sub> or I<sub>CRL</sub>) and one of the values from I<sub>CC</sub> to I<sub>CCH</sub>. In on-chip debug mode, the main CR oscillator (I<sub>CRH</sub>) and the low-voltage detection reset circuit are always in operation, and current consumption therefore increases accordingly.



## 18.4 AC Characteristics

18.4.1 Clock Timing

(V<sub>CC</sub> = 1.8 V to 5.5 V, V<sub>SS</sub> = 0.0 V,  $T_A$  = -40 °C to +85 °C)

|                 |                     |          |           |       | Value |       |      |                                                                                                                                                                                                                                                              |
|-----------------|---------------------|----------|-----------|-------|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter       | Symbol              | Pin name | Condition | Min   | Тур   | Max   | Unit | Remarks                                                                                                                                                                                                                                                      |
|                 |                     | X0, X1   | _         | 1     | _     | 16.25 | MHz  | When the main oscillation circuit is used                                                                                                                                                                                                                    |
|                 | F <sub>CH</sub>     | X0       | _         | 1     | _     | 32.5  | MHz  | When the main external clock is used                                                                                                                                                                                                                         |
|                 |                     | X0, X1   | _         | _     | 4     | _     | MHz  | When the main PLL clock is used                                                                                                                                                                                                                              |
|                 |                     |          |           | 3.92  | 4     | 4.08  | MHz  | Operating conditions<br>• The main CR clock is used.<br>• 0 $^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ +70 $^{\circ}$ C                                                                                                                                       |
|                 | F <sub>CRH</sub>    | _        | _         | 3.8   | 4     | 4.2   | MHz  | $ \begin{array}{l} \mbox{Operating conditions} \\ \bullet \mbox{ The main CR clock is used.} \\ \bullet \mbox{ -40 °C} \le T_{A} < 0 ~^{\circ}\text{C}, \\ +70 ~^{\circ}\text{C} < T_{A} \le +85 ~^{\circ}\text{C} \\ \end{array} $                          |
|                 |                     |          |           | 7.84  | 8     | 8.16  | MHz  | Operating conditions<br>• PLL multiplication rate: 2<br>• 0 $^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ +70 $^{\circ}$ C                                                                                                                                       |
|                 |                     |          |           | 7.6   | 8     | 8.4   | MHz  | $ \begin{array}{ll} \mbox{Operating conditions} \\ \bullet \mbox{ PLL multiplication rate: 2} \\ \bullet \mbox{ $-40\ ^{\circ}$C} \le T_{\mbox{A}} < 0\ ^{\circ}\mbox{C}, \\ +70\ ^{\circ}\mbox{C} < T_{\mbox{A}} \le +85\ ^{\circ}\mbox{C} \\ \end{array} $ |
| Clock frequency |                     |          |           | 9.8   | 10    | 10.2  | MHz  | Operating conditions<br>• PLL multiplication rate: 2.5<br>• $0  ^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +70  ^{\circ}\text{C}$                                                                                                                        |
|                 |                     |          |           | 9.5   | 10    | 10.5  | MHz  | $ \begin{array}{l} \mbox{Operating conditions} \\ \bullet \mbox{ PLL multiplication rate: 2.5} \\ \bullet \mbox{ -40 °C} \le T_{\mbox{A}} < 0 \mbox{ °C}, \\ +70 \mbox{ °C} < T_{\mbox{A}} \le +85 \mbox{ °C} \\ \end{array} $                               |
|                 | F <sub>MCRPLL</sub> |          |           | 11.76 | 12    | 12.24 | MHz  | Operating conditions<br>• PLL multiplication rate: 3<br>• 0 $^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ +70 $^{\circ}$ C                                                                                                                                       |
|                 |                     |          |           | 11.4  | 12    | 12.6  | MHz  | $ \begin{array}{l} \mbox{Operating conditions} \\ \bullet \mbox{ PLL multiplication rate: 3} \\ \bullet \mbox{ -40 °C} \le T_{\mbox{A}} < 0 \mbox{ °C}, \\ +70 \mbox{ °C} < T_{\mbox{A}} \le +85 \mbox{ °C} \\ \end{array} $                                 |
|                 |                     |          |           | 15.68 | 16    | 16.32 | MHz  | Operating conditions • PLL multiplication rate: 4 • $0  ^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +70  ^{\circ}\text{C}$                                                                                                                                |
|                 |                     |          |           | 15.2  | 16    | 16.8  | MHz  | $ \begin{array}{ll} \mbox{Operating conditions} \\ \bullet \mbox{ PLL multiplication rate: 4} \\ \bullet \mbox{ -40 °C} \le T_A < 0 °C, \\ +70 °C < T_A \le +85 °C \\ \end{array} $                                                                          |
|                 | F <sub>MPLL</sub>   |          |           | 8     | _     | 16    | MHz  | When the main PLL clock is used                                                                                                                                                                                                                              |

(Continued)



# (Continued)

(V<sub>CC</sub> = 1.8 V to 5.5 V, V<sub>SS</sub> = 0.0 V,  $T_A$  = -40 °C to +85 °C)

|                                                                                                                                 |                                     |          |           |      | Value  |      |                                                                                                      |                                         |
|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------|-----------|------|--------|------|------------------------------------------------------------------------------------------------------|-----------------------------------------|
| Parameter                                                                                                                       | Symbol                              | Pin name | Condition | Min  | Тур    | Max  | Unit                                                                                                 | Remarks                                 |
|                                                                                                                                 | F <sub>CL</sub>                     | X0A, X1A | _         | _    | 32.768 | _    | kHz                                                                                                  | When the suboscillation circuit is used |
| Clock frequency  Clock cycle time  Input clock pulse width  Input clock rising time and falling time  CR oscillation start time |                                     |          |           | _    | 32.768 | _    | kHz                                                                                                  | When the sub-external clock is used     |
|                                                                                                                                 | F <sub>CRL</sub>                    | _        | _         | 50   | 100    | 150  | Max     When the suboscillation circuit is used        kHz       When the sub-external clock is used |                                         |
|                                                                                                                                 |                                     | X0, X1   | _         | 61.5 | _      | 1000 | ns                                                                                                   |                                         |
| Clock cycle time                                                                                                                | t <sub>HCYL</sub>                   | X0       | _         | 30.8 | _      | 1000 | ns                                                                                                   | When an external clock is used          |
| Clock cycle time                                                                                                                |                                     | X0, X1   | _         | _    | 250    | _    | ns                                                                                                   | When the main PLL clock is used         |
| 1                                                                                                                               | t <sub>LCYL</sub>                   | X0A, X1A | _         | _    | 30.5   | _    | μs                                                                                                   | When the subclock is used               |
| t <sub>WH</sub>                                                                                                                 | t <sub>WH1</sub> , t <sub>WL1</sub> | X0       | _         | 12.4 | _      | _    | ns                                                                                                   | duty ratio should range between         |
|                                                                                                                                 |                                     | X0, X1   | _         | _    | 125    | _    | ns                                                                                                   | When the main PLL clock is used         |
| puise watti                                                                                                                     | t <sub>WH2</sub> , t <sub>WL2</sub> | X0A      | _         | _    | 15.2   | _    |                                                                                                      | duty ratio should range between         |
| Input clock rising time and falling time                                                                                        | t <sub>CR</sub> , t <sub>CF</sub>   | X0, X0A  | _         | _    | _      | 5    | ns                                                                                                   | When an external clock is used          |
| CR oscillation                                                                                                                  | t <sub>CRHWK</sub>                  | _        | _         | _    | _      | 50   | μs                                                                                                   | When the main CR clock is used          |
| start time                                                                                                                      | t <sub>CRLWK</sub>                  | _        | _         | _    | _      | 30   | μs                                                                                                   | When the sub-CR clock is used           |
| PLL oscillation start time                                                                                                      | t <sub>MCRPLLWK</sub>               | _        | _         |      |        | 100  | μs                                                                                                   |                                         |





















## 18.4.2 Source Clock/Machine Clock

 $(V_{CC} = 1.8 \text{ V to } 5.5 \text{ V}, V_{SS} = 0.0 \text{ V}, T_A = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C})$ 

|                                     |                   | Pin  |      | Value  |       |      |                                                                                                                                         |
|-------------------------------------|-------------------|------|------|--------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                           | Symbol            | name | Min  | Тур    | Max   | Unit | Remarks                                                                                                                                 |
|                                     |                   |      | 61.5 | 1      | 2000  | ns   | When the main external clock is used Min: F <sub>CH</sub> = 32.5 MHz, divided by 2 Max: F <sub>CH</sub> = 1 MHz, divided by 2           |
|                                     |                   |      |      | 250    | _     | ns   | When the main CR clock is used                                                                                                          |
| Source clock cycle                  | toour             | _    | 62.5 |        | 250   | ns   | When the main PLL clock is used Min: F <sub>CH</sub> = 4 MHz, multiplied by 4 Max: F <sub>CH</sub> = 4 MHz, no division                 |
| time*1                              | t <sub>SCLK</sub> |      | 62.5 | _      | 250   | ns   | When the main CR PLL clock is used Min: F <sub>CRH</sub> = 4 MHz, multiplied by 4 Max: F <sub>CRH</sub> = 4 MHz, no division            |
|                                     |                   |      | _    | 61     | -     | μs   | When the suboscillation clock is used $F_{CL}$ = 32.768 kHz, divided by 2                                                               |
|                                     |                   |      | _    | 20     | ı     | μs   | When the sub-CR clock is used F <sub>CRL</sub> = 100 kHz, divided by 2                                                                  |
|                                     |                   |      | 0.5  | _      | 16.25 | MHz  | When the main oscillation clock is used                                                                                                 |
| Source clock frequency              | F <sub>SP</sub>   | _    | _    | 4      | 1     | MHz  | When the main CR clock is used                                                                                                          |
|                                     |                   |      | 4    |        | 16    | MHz  | When the main PLL clock is used                                                                                                         |
|                                     |                   |      | 4    |        | 16    | MHz  | When the main CR PLL clock is used                                                                                                      |
|                                     | F <sub>SPL</sub>  |      | _    | 16.384 | _     | kHz  | When the suboscillation clock is used                                                                                                   |
|                                     |                   |      | _    | 50     |       | kHz  | When the sub-CR clock is used F <sub>CRL</sub> = 100 kHz, divided by 2                                                                  |
|                                     |                   |      | 61.5 | -      | 32000 | ns   | When the main oscillation clock is used Min: $F_{SP}$ = 16.25 MHz, no division Max: $F_{SP}$ = 0.5 MHz, divided by 16                   |
|                                     |                   |      | 250  | I      | 4000  | ns   | When the main CR clock is used<br>Min: $F_{SP}$ = 4 MHz, no division<br>Max: $F_{SP}$ = 4 MHz, divided by 16                            |
| Machine clock cycle time*2 (minimum | •                 |      | 62.5 |        | 4000  | ns   | When the main PLL clock is used Min: $F_{SP} = 4$ MHz, multiplied by 4 Max: $F_{SP} = 4$ MHz, divided by 16                             |
| instruction execution time)         | <sup>t</sup> MCLK |      | 62.5 | I      | 4000  | ns   | When the main CR PLL clock is used Min: $F_{SP} = 4$ MHz, multiplied by 4 Max: $F_{SP} = 4$ MHz, divided by 16                          |
|                                     |                   |      | 61   | _      | 976.5 | μs   | When the suboscillation clock is used Min: F <sub>SPL</sub> = 16.384 kHz, no division Max: F <sub>SPL</sub> = 16.384 kHz, divided by 16 |
|                                     |                   |      | 20   | _      | 320   | μs   | When the sub-CR clock is used Min: F <sub>SPL</sub> = 50 kHz, no division Max: F <sub>SPL</sub> = 50 kHz, divided by 16                 |

(Continued)



### (Continued)

 $(V_{CC} = 1.8 \text{ V to } 5.5 \text{ V}, V_{SS} = 0.0 \text{ V}, T_{A} = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C})$ 

| Paramotor     | Parameter Symbol |      |       | Value              |        | Unit  | Remarks                                                  |  |
|---------------|------------------|------|-------|--------------------|--------|-------|----------------------------------------------------------|--|
| raiailletei   | Syllibol         | name | Min   | Тур                | Max    | Oilit | Kemarks                                                  |  |
|               |                  |      | 0.031 | _                  | 16.25  | MHz   | When the main oscillation clock is used                  |  |
|               | _                | _    | 0.25  | _                  | 4      | MHz   | When the main CR clock is used                           |  |
| Machine clock | F <sub>MP</sub>  |      | 0.25  | 0.25 — 16 MHz When |        | MHz   | When the main PLL clock is used                          |  |
| frequency     |                  |      | 0.25  | _                  | 16     | MHz   | When the main CR PLL clock is used                       |  |
|               |                  |      | 1.024 | _                  | 16.384 | kHz   | When the suboscillation clock is used                    |  |
|               | F <sub>MPL</sub> |      | 3.125 | _                  | 50     | kHz   | When the sub-CR clock is used F <sub>CRL</sub> = 100 kHz |  |

<sup>\*1:</sup> This is the clock before it is divided according to the division ratio set by the machine clock division ratio select bits (SYCC:DIV[1:0]). This source clock is divided to become a machine clock according to the division ratio set by the machine clock division ratio select bits (SYCC:DIV[1:0]). In addition, a source clock can be selected from the following.

- · Main clock divided by 2
- PLL multiplication of main clock (Select a multiplication rate from 2, 2.5, 3 and 4.)
- · Main CR clock
- PLL multiplication of main CR clock (Select a multiplication rate from 2, 2.5, 3 and 4.)
- Subclock divided by 2
- Sub-CR clock divided by 2

- Source clock (no division)
- · Source clock divided by 4
- · Source clock divided by 8
- · Source clock divided by 16

Document Number: 002-04696 Rev. \*A

<sup>\*2:</sup> This is the operating clock of the microcontroller. A machine clock can be selected from the following.









# 18.4.3 External Reset

(V<sub>CC</sub> = 3.0 V to 5.5 V, V<sub>SS</sub> = 0.0 V,  $T_A$  = -40 °C to +85 °C)

| Parameter                 | Symbol            | Value                 |     | Unit  | Remarks |
|---------------------------|-------------------|-----------------------|-----|-------|---------|
|                           | Syllibol          | Min                   | Max | Ollit | Remarks |
| RST "L" level pulse width | t <sub>RSTL</sub> | 2 t <sub>MCLK</sub> * |     | ns    |         |

<sup>\*:</sup> See "18.4.2. Source Clock/Machine Clock" for  $t_{\mbox{\scriptsize MCLK}}$ .





## 18.4.4 Power-on Reset

 $(V_{SS} = 0.0 \text{ V}, T_A = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C})$ 

| Parameter                  | Symbol            | Pin             |      | Value |      | Unit  | Remarks                                  |
|----------------------------|-------------------|-----------------|------|-------|------|-------|------------------------------------------|
| Parameter                  | Symbol            | name            | Min  | Тур   | Max  | Ollit | Remarks                                  |
| Power supply rising time   | dV/dt             |                 | 0.1  | _     | _    | V/ms  |                                          |
| Power supply cutoff time   | T <sub>off</sub>  |                 | 1    | _     | _    | ms    |                                          |
| Reset release voltage      | V <sub>deth</sub> | V               | 1.44 | 1.60  | 1.76 | V     | At voltage rise                          |
| Reset detection voltage    | V <sub>detl</sub> | V <sub>CC</sub> | 1.39 | 1.55  | 1.71 | V     | At voltage fall                          |
| Reset release delay time   | T <sub>ond</sub>  |                 | _    | _     | 10   | ms    | $dV/dt \ge 0.1 \text{ mV/}\mu\text{s}$   |
| Reset detection delay time | T <sub>offd</sub> |                 | _    | _     | 0.4  | ms    | $dV/dt \ge -0.04 \text{ mV/}\mu\text{s}$ |





## 18.4.5 Peripheral Input Timing

(V<sub>CC</sub> = 3.0 V to 5.5 V, V<sub>SS</sub> = 0.0 V,  $T_A$  = -40 °C to +85 °C)

| Parameter                        | Symbol            | Pin name                  | Val                   | Unit |       |
|----------------------------------|-------------------|---------------------------|-----------------------|------|-------|
| Farameter                        | Syllibol          | Fill flame                | Min                   | Max  | Offic |
| Peripheral input "H" pulse width | t <sub>ILIH</sub> | INT02 to INT07, EC0, EC1  | 2 t <sub>MCLK</sub> * |      | ns    |
| Peripheral input "L" pulse width | t <sub>IHIL</sub> | 1107 (6 110707), EGO, EGT | 2 t <sub>MCLK</sub> * | —    | ns    |

<sup>\*:</sup> See "18.4.2. Source Clock/Machine Clock" for t<sub>MCLK</sub>.





#### 18.4.6 LIN-UART Timing

Sampling is executed at the rising edge of the sampling  $clock^{*1}$ , and serial clock delay is disabled\*<sup>2</sup>. (ESCR register : SCES bit = 0, ECCR register : SCDE bit = 0)

(V<sub>CC</sub> = 3.0 V to 5.5 V, V<sub>SS</sub> = 0.0 V,  $T_A$  = -40 °C to +85 °C)

| Parameter                                        | Symbol             | Pin name     | Condition                                     | Va                                    | lue                         | Unit  |
|--------------------------------------------------|--------------------|--------------|-----------------------------------------------|---------------------------------------|-----------------------------|-------|
| Farameter                                        | Symbol             | Pili lialile | Condition                                     | Min                                   | Max                         | Ullit |
| Serial clock cycle time                          | t <sub>SCYC</sub>  | SCK          |                                               | 5 t <sub>MCLK</sub> *3                | _                           | ns    |
| $SCK_{\downarrow} \rightarrow SOT$ delay time    | t <sub>SLOVI</sub> | SCK, SOT     | Internal clock operation                      | -50                                   | +50                         | ns    |
| Valid SIN → SCK↑                                 | t <sub>IVSHI</sub> | SCK, SIN     | output pin:<br>C <sub>L</sub> = 80 pF + 1 TTL | t <sub>MCLK</sub> *3 + 80             | _                           | ns    |
| $SCK^{\uparrow} \rightarrow valid SIN hold time$ | t <sub>SHIXI</sub> | SCK, SIN     |                                               | 0                                     | _                           | ns    |
| Serial clock "L" pulse width                     | t <sub>SLSH</sub>  | SCK          |                                               | 3 t <sub>MCLK</sub> *3-t <sub>R</sub> | _                           | ns    |
| Serial clock "H" pulse width                     | t <sub>SHSL</sub>  | SCK          |                                               | t <sub>MCLK</sub> *3 + 10             | _                           | ns    |
| $SCK_{\downarrow} \rightarrow SOT$ delay time    | t <sub>SLOVE</sub> | SCK, SOT     | External clock operation                      |                                       | 2 t <sub>MCLK</sub> *3 + 60 | ns    |
| Valid SIN → SCK $\uparrow$                       | t <sub>IVSHE</sub> | SCK, SIN     | output pin:                                   | 30                                    | _                           | ns    |
| $SCK^{\uparrow} \rightarrow valid SIN hold time$ | t <sub>SHIXE</sub> | SCK, SIN     | $C_L = 80 \text{ pF} + 1 \text{ TTL}$         | t <sub>MCLK</sub> *3 + 30             | _                           | ns    |
| SCK fall time                                    | t <sub>F</sub>     | SCK          |                                               |                                       | 10                          | ns    |
| SCK rise time                                    | t <sub>R</sub>     | SCK          |                                               | _                                     | 10                          | ns    |

<sup>\*1:</sup> There is a function used to choose whether the sampling of reception data is performed at a rising edge or a falling edge of the serial clock.

Document Number: 002-04696 Rev. \*A Page 72 of 105

<sup>\*2:</sup> The serial clock delay function is a function used to delay the output signal of the serial clock for half the clock.

<sup>\*3:</sup> See "18.4.2. Source Clock/Machine Clock" for t<sub>MCLK</sub>.









Sampling is executed at the falling edge of the sampling  $clock^{*1}$ , and serial clock delay is disabled  $clock^{*2}$ . (ESCR register : SCES bit = 1, ECCR register : SCDE bit = 0)

(V<sub>CC</sub> = 3.0 V to 5.5 V, V<sub>SS</sub> = 0.0 V,  $T_A$  = -40 °C to +85 °C)

| Parameter                                        | Symbol             | Pin name     | Condition                            | Va                                      | lue                         | Unit |
|--------------------------------------------------|--------------------|--------------|--------------------------------------|-----------------------------------------|-----------------------------|------|
| raiailletei                                      | Symbol             | Fill lialile | Condition                            | Min                                     | Max                         | Onit |
| Serial clock cycle time                          | t <sub>SCYC</sub>  | SCK          |                                      | 5 t <sub>MCLK</sub> *3                  | _                           | ns   |
| $SCK^{\uparrow} \rightarrow SOT$ delay time      | t <sub>SHOVI</sub> | SCK, SOT     | Internal clock operation output pin: | <b>-50</b>                              | +50                         | ns   |
| Valid SIN $\rightarrow$ SCK↓                     | t <sub>IVSLI</sub> | SCK, SIN     | C <sub>1</sub> = 80 pF + 1 TTL       | t <sub>MCLK</sub> *3 + 80               | _                           | ns   |
| $SCK \downarrow \rightarrow valid SIN hold time$ | t <sub>SLIXI</sub> | SCK, SIN     |                                      | 0                                       | _                           | ns   |
| Serial clock "H" pulse width                     | t <sub>SHSL</sub>  | SCK          |                                      | 3 t <sub>MCLK</sub> *3 – t <sub>R</sub> | _                           | ns   |
| Serial clock "L" pulse width                     | t <sub>SLSH</sub>  | SCK          |                                      | t <sub>MCLK</sub> *3 + 10               | _                           | ns   |
| $SCK^{\uparrow} \rightarrow SOT$ delay time      | t <sub>SHOVE</sub> | SCK, SOT     | External clock operation             | _                                       | 2 t <sub>MCLK</sub> *3 + 60 | ns   |
| Valid SIN $\rightarrow$ SCK $↓$                  | t <sub>IVSLE</sub> | SCK, SIN     | output pin:                          | 30                                      | _                           | ns   |
| $SCK \downarrow \rightarrow valid SIN hold time$ | t <sub>SLIXE</sub> | SCK, SIN     | C <sub>L</sub> = 80 pF + 1 TTL       | t <sub>MCLK</sub> *3 + 30               | _                           | ns   |
| SCK fall time                                    | t <sub>F</sub>     | SCK          |                                      | _                                       | 10                          | ns   |
| SCK rise time                                    | t <sub>R</sub>     | SCK          |                                      | <del>-</del>                            | 10                          | ns   |

<sup>\*1:</sup> There is a function used to choose whether the sampling of reception data is performed at a rising edge or a falling edge of the serial clock.

<sup>\*2:</sup> The serial clock delay function is a function used to delay the output signal of the serial clock for half the clock.

<sup>\*3:</sup> See "18.4.2. Source Clock/Machine Clock" for t<sub>MCLK</sub>.









Sampling is executed at the rising edge of the sampling  $clock^{*1}$ , and serial clock delay is enabled clock (ESCR register : SCES bit = 0, ECCR register : SCDE bit = 1)

(V<sub>CC</sub> = 3.0 V to 5.5 V, V<sub>SS</sub> = 0.0 V,  $T_A$  = -40 °C to +85 °C)

| Parameter                                        | Symbol             | Pin name     | Condition                      | Va                         | Unit |      |
|--------------------------------------------------|--------------------|--------------|--------------------------------|----------------------------|------|------|
| Farameter                                        | Symbol             | Fill liaille | Condition                      | Min                        | Max  | Onne |
| Serial clock cycle time                          | t <sub>SCYC</sub>  | SCK          |                                | 5 t <sub>MCLK</sub> *3     | _    | ns   |
| $SCK \uparrow \rightarrow SOT$ delay time        | t <sub>SHOVI</sub> | SCK, SOT     | Internal clock operation       | <b>-50</b>                 | +50  | ns   |
| Valid SIN $\rightarrow$ SCK↓                     | t <sub>IVSLI</sub> | SCK, SIN     | output pin:                    | t <sub>MCLK</sub> *3 + 80  | _    | ns   |
| $SCK \downarrow \rightarrow valid SIN hold time$ | t <sub>SLIXI</sub> | SCK, SIN     | C <sub>L</sub> = 80 pF + 1 TTL | 0                          | _    | ns   |
| SOT → SCK↓delay time                             | t <sub>SOVLI</sub> | SCK, SOT     |                                | 3t <sub>MCLK</sub> *3 – 70 | _    | ns   |

<sup>\*1:</sup> There is a function used to choose whether the sampling of reception data is performed at a rising edge or a falling edge of the serial clock.

<sup>\*3:</sup> See "18.4.2. Source Clock/Machine Clock" for t<sub>MCLK</sub>.



<sup>\*2:</sup> The serial clock delay function is a function used to delay the output signal of the serial clock for half the clock.



Sampling is executed at the falling edge of the sampling  $clock^{*1}$ , and serial clock delay is enabled\*<sup>2</sup>. (ESCR register: SCES bit = 1, ECCR register: SCDE bit = 1)

 $(V_{CC} = 3.0 \text{ V to } 5.5 \text{ V}, V_{SS} = 0.0 \text{ V}, T_{A} = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C})$ 

| Parameter                                        | Symbol             | Pin name     | Condition                      | Va                         | Unit |      |
|--------------------------------------------------|--------------------|--------------|--------------------------------|----------------------------|------|------|
| Faranietei                                       | Syllibol           | Fill lialile | Condition                      | Min                        | Max  | Onit |
| Serial clock cycle time                          | t <sub>SCYC</sub>  | SCK          |                                | 5 t <sub>MCLK</sub> *3     | _    | ns   |
| $SCK_{\downarrow} \rightarrow SOT$ delay time    | t <sub>SLOVI</sub> | SCK, SOT     | Internal clock operation       | -50                        | +50  | ns   |
| Valid SIN → SCK↑                                 | t <sub>IVSHI</sub> | SCK, SIN     | output pin:                    | t <sub>MCLK</sub> *3 + 80  | _    | ns   |
| $SCK^{\uparrow} \rightarrow valid SIN hold time$ | t <sub>SHIXI</sub> | SCK, SIN     | C <sub>L</sub> = 80 pF + 1 TTL | 0                          | _    | ns   |
| $SOT \rightarrow SCK^{\uparrow}delay time$       | t <sub>SOVHI</sub> | SCK, SOT     |                                | 3t <sub>MCLK</sub> *3 – 70 | _    | ns   |

<sup>\*1:</sup> There is a function used to choose whether the sampling of reception data is performed at a rising edge or a falling edge of the serial clock.

<sup>\*3:</sup> See "18.4.2. Source Clock/Machine Clock" for t<sub>MCLK</sub>.



<sup>\*2:</sup> The serial clock delay function is a function used to delay the output signal of the serial clock for half the clock.

Page 78 of 105



## 18.4.7 Low-vo Itage Detection

## Normal mode

(V<sub>CC</sub> = 1.8 V to 5.5 V, V<sub>SS</sub> = 0.0 V,  $T_A$  = –40 °C to +85 °C)

| _ ,                                                       |                    |       | Value | (*() |      |                                                                                                                         |
|-----------------------------------------------------------|--------------------|-------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------|
| Parameter                                                 | Symbol             | Min   | Тур   | Max  | Unit | Remarks                                                                                                                 |
| Reset release voltage                                     | V <sub>PDL+</sub>  | 1.88  | 2.03  | 2.18 | V    | At power supply rise                                                                                                    |
| Reset detection voltage                                   | $V_{PDL-}$         | 1.8   | 1.93  | 2.06 | V    | At power supply fall                                                                                                    |
| Interrupt release voltage 0                               | $V_{\rm IDL0+}$    | 2.13  | 2.3   | 2.47 | V    | At power supply rise                                                                                                    |
| Interrupt detection voltage 0                             | V <sub>IDL0-</sub> | 2.05  | 2.2   | 2.35 | V    | At power supply fall                                                                                                    |
| Interrupt release voltage 1                               | $V_{\rm IDL1+}$    | 2.41  | 2.6   | 2.79 | V    | At power supply rise                                                                                                    |
| Interrupt detection voltage 1                             | V <sub>IDL1-</sub> | 2.33  | 2.5   | 2.67 | V    | At power supply fall                                                                                                    |
| Interrupt release voltage 2                               | $V_{\rm IDL2+}$    | 2.69  | 2.9   | 3.11 | V    | At power supply rise                                                                                                    |
| Interrupt detection voltage 2                             | V <sub>IDL2</sub>  | 2.61  | 2.8   | 2.99 | V    | At power supply fall                                                                                                    |
| Interrupt release voltage 3                               | V <sub>IDL3+</sub> | 3.06  | 3.3   | 3.54 | V    | At power supply rise                                                                                                    |
| Interrupt detection voltage 3                             | V <sub>IDL3</sub>  | 2.98  | 3.2   | 3.42 | V    | At power supply fall                                                                                                    |
| Interrupt release voltage 4                               | $V_{IDL4+}$        | 3.43  | 3.7   | 3.97 | V    | At power supply rise                                                                                                    |
| Interrupt detection voltage 4                             | $V_{IDL4-}$        | 3.35  | 3.6   | 3.85 | V    | At power supply fall                                                                                                    |
| Interrupt release voltage 5                               | V <sub>IDL5+</sub> | 3.81  | 4.1   | 4.39 | V    | At power supply rise                                                                                                    |
| Interrupt detection voltage 5                             | V <sub>IDL5-</sub> | 3.73  | 4     | 4.27 | V    | At power supply fall                                                                                                    |
| Power supply start voltage                                | V <sub>off</sub>   | _     | _     | 1.6  | V    |                                                                                                                         |
| Power supply end voltage                                  | V <sub>on</sub>    | 4.39  | _     | _    | V    |                                                                                                                         |
| Power supply voltage change time (at power supply rise)   | t <sub>r</sub>     | 697.5 | _     | _    | μs   | Slope of power supply that the reset release signal generates within the rating (V <sub>PDL+</sub> /V <sub>IDL+</sub> ) |
| Power supply voltage change time (at power supply fall)   | t <sub>f</sub>     | 697.5 | _     |      | μs   | Slope of power supply that the reset release signal generates within the rating (V <sub>PDL</sub> _/V <sub>IDL</sub> _) |
| Reset release delay time                                  | t <sub>dp1</sub>   | _     | _     | 30   | μs   |                                                                                                                         |
| Reset detection delay time                                | t <sub>dp2</sub>   |       | _     | 30   | μs   |                                                                                                                         |
| Interrupt release delay time                              | t <sub>di1</sub>   | _     | _     | 30   | μs   |                                                                                                                         |
| Interrupt detection delay time                            | t <sub>di2</sub>   | _     | _     | 30   | μs   |                                                                                                                         |
| LVD reset threshold voltage transition stabilization time | t <sub>stb</sub>   | _     | _     | 30   | μs   |                                                                                                                         |



#### Low power consumption mode

 $(V_{CC} = 1.8 \text{ V to } 5.5 \text{ V}, V_{SS} = 0.0 \text{ V}, T_{A} = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C})$ 

| Dozometez                                                 | Cumbal               |      | Value |      | Unit | Remarks                                                                                                    |
|-----------------------------------------------------------|----------------------|------|-------|------|------|------------------------------------------------------------------------------------------------------------|
| Parameter                                                 | Symbol               | Min  | Тур   | Max  | Unit | Remarks                                                                                                    |
| Interrupt release voltage 0                               | V <sub>IDLL0+</sub>  | 2.06 | 2.3   | 2.54 | V    | At power supply rise                                                                                       |
| Interrupt detection voltage 0                             | V <sub>IDLL0</sub> _ | 1.98 | 2.2   | 2.42 | V    | At power supply fall                                                                                       |
| Interrupt release voltage 1                               | V <sub>IDLL1+</sub>  | 2.33 | 2.6   | 2.87 | V    | At power supply rise                                                                                       |
| Interrupt detection voltage 1                             | V <sub>IDLL1-</sub>  | 2.25 | 2.5   | 2.75 | V    | At power supply fall                                                                                       |
| Interrupt release voltage 2                               | V <sub>IDLL2+</sub>  | 2.6  | 2.9   | 3.2  | V    | At power supply rise                                                                                       |
| Interrupt detection voltage 2                             | V <sub>IDLL2</sub>   | 2.52 | 2.8   | 3.08 | V    | At power supply fall                                                                                       |
| Interrupt release voltage 3                               | V <sub>IDLL3+</sub>  | 2.96 | 3.3   | 3.64 | V    | At power supply rise                                                                                       |
| Interrupt detection voltage 3                             | V <sub>IDLL3</sub>   | 2.88 | 3.2   | 3.52 | V    | At power supply fall                                                                                       |
| Interrupt release voltage 4                               | V <sub>IDLL4+</sub>  | 3.32 | 3.7   | 4.08 | V    | At power supply rise                                                                                       |
| Interrupt detection voltage 4                             | V <sub>IDLL4</sub>   | 3.24 | 3.6   | 3.96 | V    | At power supply fall                                                                                       |
| Interrupt release voltage 5                               | V <sub>IDLL5+</sub>  | 3.68 | 4.1   | 4.52 | V    | At power supply rise                                                                                       |
| Interrupt detection voltage 5                             | V <sub>IDLL5-</sub>  | 3.6  | 4     | 4.4  | V    | At power supply fall                                                                                       |
| Power supply start voltage                                | $V_{\rm offL}$       | _    | _     | 1.6  | V    |                                                                                                            |
| Power supply end voltage                                  | V <sub>onL</sub>     | 4.52 | _     | _    | V    |                                                                                                            |
| Power supply voltage change time (at power supply rise)   | t <sub>rL</sub>      | 7300 | _     | _    | μs   | Slope of power supply that the interrupt release signal generates within the rating (V <sub>IDLL+</sub> )  |
| Power supply voltage change time (at power supply fall)   | t <sub>fL</sub>      | 7300 | _     | _    | μs   | Slope of power supply that the interrupt detection signal generates within the rating (V <sub>IDLL</sub> ) |
| Interrupt release delay time                              | t <sub>diL1</sub>    | _    | _     | 400  | μs   |                                                                                                            |
| Interrupt detection delay time                            | t <sub>diL2</sub>    | _    | _     | 400  | μs   |                                                                                                            |
| Interrupt threshold voltage transition stabilization time | t <sub>stbL</sub>    |      | _     | 400  | μs   |                                                                                                            |
| Interrupt low-voltage detection mode switch time          | t <sub>mdsw</sub>    |      | _     | 400  | μs   | Normal mode ⇔ Low power consumption mode                                                                   |

Note: When used for interrupt, the low-voltage detection circuit can be switched between the normal mode and the low power consumption mode. Compared with the normal mode, while the low power consumption mode has lower detection voltage accuracy and lower release voltage accuracy, it has the lower power consumption. See "18.3 DC Characteristics" for the difference in current consumption between the normal mode and the low power consumption mode. For details of the method for switching between the normal mode and the low power consumption mode, refer to "Chapter 17 Low-voltage Detection Circuit" in "New 8FX MB95650L Series Hardware Manual".







#### 18.4.8 I<sup>2</sup>C Bus Interface Timing

(V<sub>CC</sub> = 3.0 V to 5.5 V, V<sub>SS</sub> = 0.0 V,  $T_A$  = -40 °C to +85 °C)

|                                                                                      |                     |                           |             |         | Val                | ue    |       |      |
|--------------------------------------------------------------------------------------|---------------------|---------------------------|-------------|---------|--------------------|-------|-------|------|
| Parameter                                                                            | Symbol              | Pin name                  | Condition   | Standar | d-mode             | Fast- | mode  | Unit |
|                                                                                      |                     |                           |             | Min     | Max                | Min   | Max   |      |
| SCL clock frequency                                                                  | f <sub>SCL</sub>    | SCL0, SCL1                |             | 0       | 100                | 0     | 400   | kHz  |
| (Repeated) START condition hold time SDA $\downarrow$ $\rightarrow$ SCL $\downarrow$ | t <sub>HD;STA</sub> | SCL0, SCL1,<br>SDA0, SDA1 |             | 4.0     |                    | 0.6   | _     | μs   |
| SCL clock "L" width                                                                  | $t_{LOW}$           | SCL0, SCL1                |             | 4.7     | _                  | 1.3   | _     | μs   |
| SCL clock "H" width                                                                  | t <sub>HIGH</sub>   | SCL0, SCL1                |             | 4.0     | _                  | 0.6   | _     | μs   |
| (Repeated) START condition setup time SCL $\uparrow \rightarrow$ SDA $\downarrow$    | t <sub>SU;STA</sub> | SCL0, SCL1,<br>SDA0, SDA1 | R = 1.7 kΩ, | 4.7     | _                  | 0.6   | _     | μs   |
| Data hold time $SCL \downarrow \rightarrow SDA \downarrow \uparrow$                  | t <sub>HD;DAT</sub> |                           |             | 0       | 3.45 <sup>*2</sup> | 0     | 0.9*3 | μs   |
| Data setup time SDA $\downarrow\uparrow$ $\rightarrow$ SCL $\uparrow$                | t <sub>SU;DAT</sub> | SCL0, SCL1,<br>SDA0, SDA1 |             | 0.25    | _                  | 0.1   | _     | μs   |
| STOP condition setup time SCL $\uparrow \rightarrow$ SDA $\uparrow$                  | t <sub>su;sто</sub> | SCL0, SCL1,<br>SDA0, SDA1 |             | 4       | _                  | 0.6   | _     | μs   |
| Bus free time between STOP condition and START condition                             | t <sub>BUF</sub>    | SCL0, SCL1,<br>SDA0, SDA1 |             | 4.7     | _                  | 1.3   | _     | μs   |

- \*1: R represents the pull-up resistor of the SCL0/1 and SDA0/1 lines, and C the load capacitor of the SCL0/1 and SDA0/1 lines.
- \*2: The maximum  $t_{\text{HD;DAT}}$  in the Standard-mode is applicable only when the time during which the device is holding the SCL signal at "L"  $(t_{\text{LOW}})$  does not extend.
- \*3: A Fast-mode  $I^2C$ -bus device can be used in a Standard-mode  $I^2C$ -bus system, provided that the condition of  $t_{SU;DAT} \ge 250$  ns is fulfilled.





(V<sub>CC</sub> = 3.0 V to 5.5 V, V<sub>SS</sub> = 0.0 V,  $T_A$  = -40 °C to +85 °C)

| Parameter                                                            | Symbol              | Pin                             | Condition                                       | Valu                              | ıe* <sup>2</sup>                 | Unit  | Remarks                                                                                         |
|----------------------------------------------------------------------|---------------------|---------------------------------|-------------------------------------------------|-----------------------------------|----------------------------------|-------|-------------------------------------------------------------------------------------------------|
| raiailletei                                                          | Symbol              | name                            | Condition                                       | Min                               | Max                              | Oilit | Kemarks                                                                                         |
| SCL clock "L" width                                                  | t <sub>LOW</sub>    | SCL0,<br>SCL1                   |                                                 | (2 + nm/2)t <sub>MCLK</sub> - 20  | _                                | ns    | Master mode                                                                                     |
| SCL clock "H" width                                                  | t <sub>HIGH</sub>   | SCL0,<br>SCL1                   |                                                 | (nm/2)t <sub>MCLK</sub> – 20      | (nm/2)t <sub>MCLK</sub> + 20     | ns    | Master mode                                                                                     |
| START<br>condition hold<br>time                                      | t <sub>HD;STA</sub> | SCL0,<br>SCL1,<br>SDA0,<br>SDA1 |                                                 | (-1 + nm/2)t <sub>MCLK</sub> - 20 | (-1 + nm)t <sub>MCLK</sub> + 20  | ns    | Master mode Maximum value is applied when m, n = 1, 8. Otherwise, the minimum value is applied. |
| STOP condition setup time                                            | t <sub>SU;STO</sub> | SCL0,<br>SCL1,<br>SDA0,<br>SDA1 | R = 1.7 k $\Omega$ ,<br>C = 50 pF* <sup>1</sup> | (1 + nm/2)t <sub>MCLK</sub> - 20  | (1 + nm/2)t <sub>MCLK</sub> + 20 | ns    | Master mode                                                                                     |
| START<br>condition setup<br>time                                     | t <sub>SU;STA</sub> | SCL0,<br>SCL1,<br>SDA0,<br>SDA1 |                                                 | (1 + nm/2)t <sub>MCLK</sub> - 20  | (1 + nm/2)t <sub>MCLK</sub> + 20 | ns    | Master mode                                                                                     |
| Bus free time<br>between STOP<br>condition and<br>START<br>condition | t <sub>BUF</sub>    | SCL0,<br>SCL1,<br>SDA0,<br>SDA1 |                                                 | (2 nm + 4) t <sub>MCLK</sub> – 20 | _                                | ns    |                                                                                                 |
| Data hold time                                                       | t <sub>HD;DAT</sub> | SCL0,<br>SCL1,<br>SDA0,<br>SDA1 |                                                 | 3 t <sub>MCLK</sub> – 20          | _                                | ns    | Master mode                                                                                     |



(V<sub>CC</sub> = 3.0 V to 5.5 V, V<sub>SS</sub> = 0.0 V,  $T_A$  = -40 °C to +85 °C)

|                                                                  |                     |                                 |                         | Valu                               | .a*2                               |      |                                                                                                                                                                       |
|------------------------------------------------------------------|---------------------|---------------------------------|-------------------------|------------------------------------|------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                                                        | Symbol              | Pin<br>name                     | Condition               |                                    |                                    | Unit | Remarks                                                                                                                                                               |
|                                                                  |                     | 7141110                         |                         | Min                                | Max                                |      |                                                                                                                                                                       |
| Data setup time                                                  | t <sub>SU;DAT</sub> | SCL0,<br>SCL1,<br>SDA0,<br>SDA1 |                         | (-2 + nm/2) t <sub>MCLK</sub> – 20 | (-1 + nm/2) t <sub>MCLK</sub> + 20 | ns   | Master mode It is assumed that "L" of SCL is not extended. The minimum value is applied to the first bit of continuous data. Otherwise, the maximum value is applied. |
| Setup time<br>between<br>clearing<br>interrupt and<br>SCL rising | t <sub>SU;INT</sub> | SCL0,<br>SCL1                   | R = 1.7 kΩ,             | (nm/2) t <sub>MCLK</sub> – 20      | (1 + nm/2) t <sub>MCLK</sub> + 20  | ns   | The minimum value is applied to the interrupt at the ninth SCL↓. The maximum value is applied to the interrupt at the eighth SCL↓.                                    |
| SCL clock "L" width                                              | t <sub>LOW</sub>    | SCL0,<br>SCL1                   | C = 50 pF* <sup>1</sup> | 4 t <sub>MCLK</sub> – 20           | _                                  | ns   | At reception                                                                                                                                                          |
| SCL clock "H" width                                              | t <sub>HIGH</sub>   | SCL0,<br>SCL1                   |                         | 4 t <sub>MCLK</sub> – 20           | _                                  | ns   | At reception                                                                                                                                                          |
| START<br>condition<br>detection                                  | t <sub>HD;STA</sub> | SCL0,<br>SCL1,<br>SDA0,<br>SDA1 |                         | 2 t <sub>MCLK</sub> – 20           | _                                  | ns   | No START condition is detected when 1 t <sub>MCLK</sub> is used at reception.                                                                                         |
| STOP condition detection                                         | t <sub>SU;STO</sub> | SCL0,<br>SCL1,<br>SDA0,<br>SDA1 |                         | 2 t <sub>MCLK</sub> – 20           | _                                  | ns   | No STOP condition is detected when 1 t <sub>MCLK</sub> is used at reception.                                                                                          |
| RESTART condition detection condition                            | t <sub>SU;STA</sub> | SCL0,<br>SCL1,<br>SDA0,<br>SDA1 |                         | 2 t <sub>MCLK</sub> – 20           | _                                  | ns   | No RESTART condition is detected when 1 t <sub>MCLK</sub> is used at reception.                                                                                       |



#### (Continued)

(V<sub>CC</sub> = 3.0 V to 5.5 V, V<sub>SS</sub> = 0.0 V,  $T_A$  = -40 °C to +85 °C)

| Parameter                                       | Symbol              | Pin                             | Condition               | Value* <sup>2</sup>                                           |     | Unit  | Remarks                    |  |
|-------------------------------------------------|---------------------|---------------------------------|-------------------------|---------------------------------------------------------------|-----|-------|----------------------------|--|
| i diameter                                      | Cyllidol            | name                            | Oonanion                | Min                                                           | Max | Oilit | Remarks                    |  |
| Bus free time                                   | t <sub>BUF</sub>    | SCL0,<br>SCL1,<br>SDA0,<br>SDA1 |                         | 2 t <sub>MCLK</sub> – 20                                      |     | ns    | At reception               |  |
| Data hold time                                  | t <sub>HD;DAT</sub> | SCL0,<br>SCL1,<br>SDA0,<br>SDA1 | R = 1.7 kΩ,             | 2 t <sub>MCLK</sub> – 20                                      | _   | ns    | At slave transmission mode |  |
| Data setup time                                 | t <sub>SU;DAT</sub> | SCL0,<br>SCL1,<br>SDA0,<br>SDA1 |                         | t <sub>LOW</sub> – 3 t <sub>MCLK</sub> – 20                   | _   | ns    | At slave transmission mode |  |
| Data hold time                                  | t <sub>HD;DAT</sub> | SCL0,<br>SCL1,<br>SDA0,<br>SDA1 | C = 50 pF* <sup>1</sup> | 0                                                             | _   | ns    | At reception               |  |
| Data setup time                                 | t <sub>SU;DAT</sub> | SCL0,<br>SCL1,<br>SDA0,<br>SDA1 |                         | t <sub>MCLK</sub> – 20                                        | _   | ns    | At reception               |  |
| SDA↓ → SCL↑<br>(with wakeup function<br>in use) | t <sub>WAKEUP</sub> | SCL0,<br>SCL1,<br>SDA0,<br>SDA1 |                         | Oscillation stabilization wait time +2 t <sub>MCLK</sub> - 20 | _   | ns    |                            |  |

<sup>\*1:</sup> R represents the pull-up resistor of the SCL0/SCL1 and SDA0/SDA1 lines, and C the load capacitor of the SCL0/SCL1 and SDA0/SDA1 lines.

- \*2: See "18.4.2. Source Clock/Machine Clock" for t<sub>MCLK</sub>.
  - m represents the CS[4:3] bits in the I<sup>2</sup>C clock control register ch. 0/ch. 1 (ICCR0/ICCR1).
  - n represents the CS[2:0] bits in the I<sup>2</sup>C clock control register ch. 0/ch. 1 (ICCR0/ICCR1).
  - The actual timing of the I<sup>2</sup>C bus interface is determined by the values of m and n set by the machine clock (t<sub>MCLK</sub>) and the CS[4:0] bits in the ICCR0/ICCR1 register.
  - · Standard-mode:

m and n can be set to values in the following range: 0.9 MHz < t<sub>MCLK</sub> (machine clock) < 16.25 MHz.

The usable frequencies of the machine clock are determined by the settings of m and n as shown below.

 $\begin{array}{ll} (m,\,n) = (1,\,8) & : 0.9 \text{ MHz} < t_{MCLK} \le 1 \text{ MHz} \\ (m,\,n) = (1,\,22),\,(5,\,4),\,(6,\,4),\,(7,\,4),\,(8,\,4) & : 0.9 \text{ MHz} < t_{MCLK} \le 2 \text{ MHz} \\ (m,\,n) = (1,\,38),\,(5,\,8),\,(6,\,8),\,(7,\,8),\,(8,\,8) & : 0.9 \text{ MHz} < t_{MCLK} \le 4 \text{ MHz} \\ (m,\,n) = (1,\,98),\,(5,\,22),\,(6,\,22),\,(7,\,22) & : 0.9 \text{ MHz} < t_{MCLK} \le 10 \text{ MHz} \end{array}$ 

(m, n) = (8, 22) : 0.9 MHz <  $t_{MCLK} \le 16.25$  MHz

· Fast-mode:

m and n can be set to values in the following range:  $3.3 \text{ MHz} < t_{\text{MCLK}}$  (machine clock) < 16.25 MHz. The usable frequencies of the machine clock are determined by the settings of m and n as shown below.

(m, n) = (1, 8) : 3.3 MHz <  $t_{MCLK} \le 4$  MHz (m, n) = (1, 22), (5, 4) : 3.3 MHz <  $t_{MCLK} \le 8$  MHz

 $\begin{array}{ll} (m,\,n) = (1,\,38),\,(6,\,4),\,(7,\,4),\,(8,\,4) & \hspace*{0.5cm} : 3.3 \text{ MHz} < t_{MCLK} \leq 10 \text{ MHz} \\ (m,\,n) = (5,\,8) & \hspace*{0.5cm} : 3.3 \text{ MHz} < t_{MCLK} \leq 16.25 \text{ MHz} \end{array}$ 



## 18.4.9 UART/SIO, Serial I/O Timing

(V<sub>CC</sub> = 3.0 V to 5.5 V, V<sub>SS</sub> = 0.0 V,  $T_A$  = -40 °C to +85 °C)

| Parameter                                     | Symbol            | Pin name     | Condition                | Val                   | ue   | Unit  |
|-----------------------------------------------|-------------------|--------------|--------------------------|-----------------------|------|-------|
| Farameter                                     | Symbol            | Pili lialile | Condition                | Min                   | Max  | Offic |
| Serial clock cycle time                       | t <sub>SCYC</sub> | UCK0         |                          | 4 t <sub>MCLK</sub> * | _    | ns    |
| $UCK \downarrow \to UO \ time$                | t <sub>SLOV</sub> | UCK0, UO0    | Internal clock operation | -190                  | +190 | ns    |
| Valid UI → UCK ↑                              | t <sub>IVSH</sub> | UCK0, UI0    | internal clock operation | 2 t <sub>MCLK</sub> * | _    | ns    |
| UCK $\uparrow \rightarrow$ valid UI hold time | t <sub>SHIX</sub> | UCK0, UI0    |                          | 2 t <sub>MCLK</sub> * | _    | ns    |
| Serial clock "H" pulse width                  | t <sub>SHSL</sub> | UCK0         |                          | 4 t <sub>MCLK</sub> * | _    | ns    |
| Serial clock "L" pulse width                  | t <sub>SLSH</sub> | UCK0         |                          | 4 t <sub>MCLK</sub> * | _    | ns    |
| $UCK \downarrow \to UO$ time                  | t <sub>SLOV</sub> | UCK0, UO0    | External clock operation |                       | 190  | ns    |
| Valid UI → UCK ↑                              | t <sub>IVSH</sub> | UCK0, UI0    |                          | 2 t <sub>MCLK</sub> * | _    | ns    |
| UCK $\uparrow \rightarrow$ valid UI hold time | t <sub>SHIX</sub> | UCK0, UI0    |                          | 2 t <sub>MCLK</sub> * | _    | ns    |

<sup>\*:</sup> See "18.4.2. Source Clock/Machine Clock" for t<sub>MCLK</sub>.







## 18.5 A/D Converter

## 18.5.1 A/D Converter Electrical Characteristics

(V<sub>CC</sub> = 1.8 V to 5.5 V, V<sub>SS</sub> = 0.0 V,  $T_A$  = -40 °C to +85 °C)

| _ ,                                           |                  |                           | Value |                           |      |                            |
|-----------------------------------------------|------------------|---------------------------|-------|---------------------------|------|----------------------------|
| Parameter                                     | Symbol           | Min                       | Тур   | Max                       | Unit | Remarks                    |
| Resolution                                    |                  | _                         | _     | 12                        | bit  |                            |
| Total error                                   |                  | -6                        | _     | +6                        | LSB  | $V_{CC} \ge 2.7 \text{ V}$ |
| Total error                                   |                  | -10                       | _     | +10                       | LSB  | V <sub>CC</sub> < 2.7 V    |
| Linearity error                               | _                | -3                        | _     | +3                        | LSB  | $V_{CC} \ge 2.7 \text{ V}$ |
| Linearity error                               |                  | -5                        | _     | +5                        | LSB  | V <sub>CC</sub> < 2.7 V    |
| Differential linearity error                  |                  | -1.9                      | _     | +1.9                      | LSB  | $V_{CC} \ge 2.7 \text{ V}$ |
| Differential fifteanty entor                  |                  | -2.9                      | _     | +2.9 LSE                  |      | V <sub>CC</sub> < 2.7 V    |
| Zero transition voltage                       | V <sub>OT</sub>  | V <sub>SS</sub> – 6 LSB   | _     | V <sub>SS</sub> + 8.2 LSB | mV   |                            |
| Full-scale transition voltage                 | V <sub>FST</sub> | V <sub>CC</sub> – 6.2 LSB | _     | V <sub>CC</sub> + 9.2 LSB | mV   |                            |
| Sampling time                                 | T <sub>S</sub>   | *                         | _     | 10                        | μs   |                            |
| Compare time                                  | т                | 0.861                     | _     | 14                        | μs   | $V_{CC} \ge 2.7 \text{ V}$ |
| Compare time                                  | T <sub>cck</sub> | 2.8                       | _     | 14                        | μs   | V <sub>CC</sub> < 2.7 V    |
| Time of transiting to operation enabled state | T <sub>stt</sub> | 1                         | _     | _                         | μs   |                            |
| Analog input current                          | I <sub>AIN</sub> | -0.3                      | _     | +0.3                      | μΑ   |                            |
| Analog input voltage                          | V <sub>AIN</sub> | V <sub>SS</sub>           | _     | V <sub>CC</sub>           | V    |                            |

<sup>\*:</sup> See "18.4.2. Notes on Using A/D Converter" for details of the minimum sampling time.



#### 18.5.2 Notes on Using A/D Converter

#### External impedance of analog input and its sampling time

The A/D converter of the MB95650L Series has a sample and hold circuit. If the external impedance is too high to keep sufficient sampling time, the analog voltage charged to the capacitor of the internal sample and hold circuit is insufficient, adversely affecting A/D conversion precision. Therefore, to satisfy the A/D conversion precision standard, considering the relationship between the external impedance and minimum sampling time, either adjust the register value and operating frequency or decrease the external impedance so that the sampling time is longer than the minimum value. In addition, if sufficient sampling time cannot be secured, connect a capacitor of about 0.1 µF to the analog input pin.



#### Relationship between external impedance and minimum sampling time

The sampling required varies according to external impedance. Ensure that the following condition is met when setting the sampling time.

 $Ts \ge (Rin + Rext) \times Cin \times 9$ 

Ts: Sampling time

Rin : Input resistance of A/D converter
Cin : Input capacitance of A/D converter
Rext : Output impedance of external circuit

#### A/D conversion error

As  $|V_{CC} - V_{SS}|$  decreases, the A/D conversion error increases proportionately.



#### 18.5.3 Definitions of A/D Converter Terms

#### Resolution

It indicates the level of analog variation that can be distinguished by the A/D converter.

When the number of bits is 12, analog voltage can be divided into  $2^{12}$  = 4096.

## Linearity error (unit: LSB)

It indicates how much an actual conversion value deviates from the straight line connecting the zero transition point  $("000000000000" \leftarrow \rightarrow "000000000001")$  of a device to the full-scale transition point  $("111111111111" \leftarrow \rightarrow "11111111110")$  of the same device.

#### Differential linear error (unit: LSB)

It indicates how much the input voltage required to change the output code by 1 LSB deviates from an ideal value.

#### Total error (unit: LSB)

It indicates the difference between an actual value and a theoretical value. The error can be caused by a zero transition error, a full-scale transition errors, a linearity error, a quantum error, or noise.











## 18.6 Flash Memory Program/Erase Characteristics

| Doromotor                              | Value            |                   |                   | l lmi4 | Domanica                                                                                   |
|----------------------------------------|------------------|-------------------|-------------------|--------|--------------------------------------------------------------------------------------------|
| Parameter                              | Min              | Тур               | Max               | Unit   | Remarks                                                                                    |
| Sector erase time<br>(2 Kbyte sector)  | _                | 0.3*1             | 1.6* <sup>2</sup> | s      | The time of writing "0x00" prior to erasure is excluded.                                   |
| Sector erase time<br>(32 Kbyte sector) | _                | 0.6* <sup>1</sup> | 3.1* <sup>2</sup> | s      | The time of writing "0x00" prior to erasure is excluded.                                   |
| Byte writing time                      | _                | 17                | 272               | μs     | System-level overhead is excluded.                                                         |
| Program/erase cycle                    | 100000           | _                 | _                 | cycle  |                                                                                            |
| Power supply voltage at program/erase  | 1.8              | _                 | 5.5               | V      |                                                                                            |
|                                        | 20* <sup>3</sup> | _                 | _                 |        | Average T <sub>A</sub> = +85 °C<br>Number of program/erase cycles: 1000 or below           |
| Flash memory data retention time       | 10* <sup>3</sup> | _                 | _                 | year   | Average T <sub>A</sub> = +85 °C<br>Number of program/erase cycles: 1001 to 10000 inclusive |
|                                        | 5* <sup>3</sup>  | _                 | _                 |        | Average T <sub>A</sub> = +85 °C<br>Number of program/erase cycles: 10001 or above          |

<sup>\*1:</sup> V<sub>CC</sub> = 5.5 V, T<sub>A</sub> = +25 °C, 0 cycle

<sup>\*2:</sup>  $V_{CC}$  = 1.8 V,  $T_A$  = +85 °C, 100000 cycles

<sup>\*3:</sup> These values were converted from the result of a technology reliability assessment. (These values were converted from the result of a high temperature accelerated test using the Arrhenius equation with the average temperature being +85 °C.)



# 19. Sample Characteristics

## Power supply current temperature characteristics

 $I_{CC}-V_{CC}$   $T_A=+25\,^{\circ}C,\,F_{MP}=2,\,4,\,8,\,10,\,16$  MHz (divided by 2) Main clock mode with the external clock operating



 $I_{CCS}-V_{CC}\\ T_A=+25~^{\circ}C,~F_{MP}=2,~4,~8,~10,~16~MHz~(divided~by~2)\\ Main~sleep~mode~with~the~external~clock~operating$ 



 $I_{CCL} - V_{CC}$  $T_A = +25$  °C,  $F_{MPL} = 16$  kHz (divided by 2) Subclock mode with the external clock operating



 $I_{CC}-T_A \\ V_{CC}=3.3V, \, F_{MP}=2,\, 4,\, 8,\, 10,\, 16 \,\, \text{MHz} \,\, (\text{divided by 2}) \\ \text{Main clock mode with the external clock operating}$ 



 $I_{CCS}-T_A \\ V_{CC}=3.3~V,~F_{MP}=2,~4,~8,~10,~16~MHz~(divided~by~2) \\ Main~sleep~mode~with~the~external~clock~operating$ 



 $I_{CCL}-T_A \\ V_{CC}=3.3~V,~F_{MPL}=16~kHz~(divided~by~2) \\ Subclock mode with the external clock operating$ 









 $I_{CCT} - V_{CC}$   $T_A = +25$  °C,  $F_{MPL} = 16$  kHz (divided by 2) Watch mode with the external clock operating



 $I_{CCTS}-V_{CC}\\T_A=+25~^{\circ}C,~F_{MP}=2,~4,~8,~10,~16~MHz~(divided~by~2)\\Time-base~timer~mode~with~the~external~clock~operating$ 



 $I_{CCLS}-T_A \\ V_{CC}=3.3~V,~F_{MPL}=16~kHz~(divided~by~2) \\ Subsleep~mode~with~the~external~clock~operating$ 



 $I_{CCT}-T_A \\ V_{CC}=3.3 \text{ V, } F_{MPL}=16 \text{ kHz (divided by 2)} \\ Watch mode with the external clock operating}$ 



 $I_{CCTS}-T_A \\ V_{CC}=3.3~V,~F_{MP}=2,~4,~8,~10,~16~MHz~(divided~by~2) \\ Time-base timer mode with the external clock operating$ 









$$\begin{split} & I_{CCMCR} - V_{CC} \\ T_A = +25 \ ^{\circ}C, \ F_{MP} = 4 \ MHz \ (\text{no division}) \\ & \text{Main CR clock mode} \end{split}$$



 $I_{CCMCRPLL} - V_{CC} \\ T_A = +25 \, ^{\circ}C, \, F_{MP} = 16 \, MHz \, (PLL \, multiplication \, rate: 4) \\ Main \, CR \, PLL \, clock \, mode$ 



 $I_{CCH}-T_A \\ V_{CC}=3.3~V,~F_{MPL}=(stop) \\ Substop~mode~with~the~external~clock~stopping$ 



 $\begin{aligned} & I_{CCMCR} - T_A \\ V_{CC} = 3.3 \text{ V, } F_{MP} = 4 \text{ MHz (no division)} \\ & \text{Main CR clock mode} \end{aligned}$ 



 $I_{CCMCRPLL} - T_A \\ V_{CC} = 3.3 \text{ V, } F_{MP} = 16 \text{ MHz (PLL multiplication rate: 4)} \\ \text{Main CR PLL clock mode}$ 









# Input voltage characteristics





## **Output voltage characteristics**











# 20. Mask Options

| No. | Part number                           | MB95F652E<br>MB95F653E<br>MB95F654E<br>MB95F656E | MB95F652L<br>MB95F653L<br>MB95F654L<br>MB95F656L |
|-----|---------------------------------------|--------------------------------------------------|--------------------------------------------------|
|     | Selectable/Fixed                      | Fixed                                            |                                                  |
| 1   | Low-voltage detection reset/interrupt | IVVIIN IOW-VOITAGE GETECTION RESET/INTERFLINT    | Without low-voltage detection reset/interrupt    |
| 2   | Reset                                 | Without dedicated reset input                    | With dedicated reset input                       |



# 21. Ordering Information

| Part number                                                                                                                                                                                                                                                                                                                                                                                               | Package                               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| MB95F652EPFT-G-SNE2<br>MB95F652LPFT-G-SNE2<br>MB95F653EPFT-G-SNE2<br>MB95F653LPFT-G-SNE2<br>MB95F654EPFT-G-SNE2<br>MB95F654LPFT-G-SNE2<br>MB95F656EPFT-G-SNE2<br>MB95F656LPFT-G-SNE2                                                                                                                                                                                                                      | 24-pin plastic TSSOP<br>(FPT-24P-M10) |
| MB95F652EPF-G-SNE2<br>MB95F652LPF-G-SNE2<br>MB95F653EPF-G-SNE2<br>MB95F653LPF-G-SNE2<br>MB95F654EPF-G-SNE2<br>MB95F654LPF-G-SNE2<br>MB95F656EPF-G-SNE2<br>MB95F656LPF-G-SNE2                                                                                                                                                                                                                              | 24-pin plastic SOP<br>(FPT-24P-M34)   |
| MB95F652EWQN-G-SNE1 MB95F652EWQN-G-SNERE1 MB95F652LWQN-G-SNERE1 MB95F652LWQN-G-SNERE1 MB95F653EWQN-G-SNERE1 MB95F653EWQN-G-SNERE1 MB95F653LWQN-G-SNERE1 MB95F653LWQN-G-SNERE1 MB95F654EWQN-G-SNERE1 MB95F654EWQN-G-SNERE1 MB95F654LWQN-G-SNERE1 MB95F656EWQN-G-SNERE1 MB95F656EWQN-G-SNERE1 MB95F656EWQN-G-SNERE1 MB95F656EWQN-G-SNERE1 MB95F656EWQN-G-SNERE1 MB95F656LWQN-G-SNERE1 MB95F656LWQN-G-SNERE1 | 32-pin plastic QFN<br>(LCC-32P-M19)   |



# 22. Package Dimension



















# 23. Major Changes

Spansion Publication Number: DS702-00016-3v0-E

| Page | Section                                                           | Details                                                                                                                                                                                                                                                         |
|------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19   | Pin Connection • C pin                                            | Corrected the following statement. The bypass capacitor for the $V_{CC}$ pin must have a capacitance larger than $C_S$ . $\rightarrow$ The decoupling capacitor for the $V_{CC}$ pin must have a capacitance equal to or larger than the capacitance of $C_S$ . |
| 64   | Electrical Characteristics 4. AC Characteristics (1) Clock Timing | Corrected the pin name of the parameter "Input clock rising time and falling time".<br>$X0 \rightarrow X0, X0A$                                                                                                                                                 |

NOTE: Please see "Document History" about later revised information.



# **Document History**

| Document Title: MB95650L Series New 8FX 8-bit Microcontrollers Document Number: 002-04696 |         |                    |                    |                                                                                                          |  |  |  |
|-------------------------------------------------------------------------------------------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------|--|--|--|
| Revision                                                                                  | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                    |  |  |  |
| **                                                                                        | _       | AKIH               | 06/14/2013         | Migrated to Cypress and assigned document number 002-04696.<br>No change to document contents or format. |  |  |  |
| *A                                                                                        | 5216808 | AKIH               | 04/12/2016         | Updated to Cypress format.                                                                               |  |  |  |

Document Number: 002-04696 Rev. \*A Page 104 of 105



# Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

cypress.com/usb

cypress.com/wireless

#### **Products**

**USB Controllers** 

Wireless/RF

ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc **Touch Sensing** cypress.com/touch PSoC®Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

**Cypress Developer Community** 

Forums | Projects | Video | Blogs | Training | Components

**Technical Support** 

cypress.com/support

© Cypress Semiconductor Corporation, 2012-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and obes not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.